Relaxed silicon germanium platform for high speed CMOS...

Active solid-state devices (e.g. – transistors – solid-state diode – Including semiconductor material other than silicon or... – Containing germanium – ge

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S190000, C257S192000, C257S347000, C438S047000, C438S288000

Reexamination Certificate

active

06703688

ABSTRACT:

BACKGROUND OF THE INVENTION
The invention relates to the field of relaxed SiGe platforms for high speed CMOS electronics and high speed analog circuits.
Si CMOS as a platform for digital integrated circuits has progressed predictably through the industry roadmap. The progress is created through device miniaturization, leading to higher performance, greater reliability, and lower cost. However, new bottlenecks in data flow are appearing as the interconnection hierarchy is expanded. Although digital integrated circuits have progressed at unprecedented rates, analog circuitry has hardly progressed at all. Furthermore, it appears that in the near future, serious economic and technological issues will confront the progress of digital integrated circuits.
The digital and communication chip markets need an enhancement to Si CMOS and the maturing roadmap. One promising candidate material that improves digital integrated circuit technology and introduces new analog integrated circuit possibilities is relaxed SiGe material on Si substrates. Relaxed SiGe alloys on Si can have thin layers of Si deposited on them, creating tension in the thin Si layers. Tensile Si layers have many advantageous properties for the basic device in integrated circuits, the metal-oxide field effect transistor (MOSFET). First, placing Si in tension increases the mobility of electrons moving parallel to the surface of the wafer, thus increasing the frequency of operation of the MOSFET and the associated circuit. Second, the band offset between the relaxed SiGe and the tensile Si will confine electrons in the Si layer. Therefore, in an electron channel device (n-channel), the channel can be removed from the surface or ‘buried’. This ability to spatially separate the charge carriers from scattering centers such as ionized impurities and the ‘rough’ oxide interface enables the production of low noise, high performance analog devices and circuits.
A key development in this field was the invention of relaxed SiGe buffers with low threading dislocation densities. The key background inventions in this area are described in U.S. Pat. No. 5,442,205 issued to Brasen et al. and U.S. Pat. No. 6,107,653 issued to Fitzgerald. These patents define the current best methods of fabricating high quality relaxed SiGe.
Novel device structures in research laboratories have been fabricated on early, primitive versions of the relaxed buffer. For example, strained Si, surface channel nMOSFETs have been created that show enhancements of over 60% in intrinsic gm with electron mobility increases of over 75% (Rim et al, IEDM 98 Tech. Dig. p. 707). Strained Si, buried channel devices demonstrating high transconductance and high mobility have also been fabricated (U. Konig, MRS Symposium Proceedings 533, 3 (1998)). Unfortunately, these devices possess a variety of problems with respect to commercialization. First, the material quality that is generally available is insufficient for practical utilization, since the surface of SiGe on Si becomes very rough as the material is relaxed via dislocation introduction. These dislocations are essential in the growth of relaxed SiGe layers on Si since they compensate for the stress induced by the lattice mismatch between the materials. For more than 10 years, researchers have tried to intrinsically control the surface morphology through epitaxial growth, but since the stress fields from the misfit dislocations affect the growth front, no intrinsic epitaxial solution is possible. The invention describes a method of planarization and regrowth that allows all devices on relaxed SiGe to possess a significantly flatter surface. This reduction in surface roughness increases the yield for fine-line lithography, thus enabling the manufacture of strained Si devices.
A second problem with the strained Si devices made to date is that researchers have been concentrating on devices optimized for very different applications. The surface channel devices have been explored to enhance conventional MOSFET devices, whereas the buried channel devices have been constructed in ways that mimic the buried channel devices previously available only in III-V materials systems, like AlGaAs/GaAs. Recognizing that the Si manufacturing infrastructure needs a materials platform that is compatible with Si, scalable, and capable of being used in the plethora of Si integrated circuit applications, the disclosed invention provides a platform that allows both the enhancement of circuits based on Si CMOS, as well as the fabrication of analog circuits. Thus, high performance analog or digital systems can be designed with this platform. An additional advantage is that both types of circuits can be fabricated in the CMOS process, and therefore a combined, integrated digital/analog system can be designed as a single-chip solution.
With these advanced SiGe material platforms, it is now possible to provide a variety of device and circuit topologies that take advantage of this new materials system. Exemplary embodiments of the invention describe structures and methods to fabricate advanced strained-layer Si devices, and structures and methods to create circuits based on a multiplicity of devices, all fabricated from the same starting material platform. Starting from the same material platform is key to minimizing cost as well as to allowing as many circuit topologies to be built on this platform as possible.
SUMMARY OF THE INVENTION
Accordingly, the invention provides a material platform of planarized relaxed SiGe with regrown device layers. The planarization and regrowth strategy allows device layers to have minimal surface roughness as compared to strategies in which device layers are grown without planarization. This planarized and regrown platform is a host for strained Si devices that can possess optimal characteristics for both digital and analog circuits. Structures and processes are described that allow for the fabrication of high performance digital logic or analog circuits, but the same structure can be used to host a combination of digital and analog circuits, forming a single system-on-chip.


REFERENCES:
patent: 4010045 (1977-03-01), Ruehrwein
patent: 4710788 (1987-12-01), Dambkes et al.
patent: 4990979 (1991-02-01), Otto
patent: 4997776 (1991-03-01), Harame et al.
patent: 5013681 (1991-05-01), Godbey et al.
patent: 5155571 (1992-10-01), Wang et al.
patent: 5166084 (1992-11-01), Pfiester
patent: 5177583 (1993-01-01), Endo et al.
patent: 5202284 (1993-04-01), Kamins et al.
patent: 5207864 (1993-05-01), Bhat et al.
patent: 5208182 (1993-05-01), Narayan et al.
patent: 5212110 (1993-05-01), Pfiester et al.
patent: 5221413 (1993-06-01), Brasen et al.
patent: 5241197 (1993-08-01), Murakami et al.
patent: 5250445 (1993-10-01), Bean et al.
patent: 5285086 (1994-02-01), Fitzgerald, Jr.
patent: 5291439 (1994-03-01), Kauffmann et al.
patent: 5298452 (1994-03-01), Meyerson
patent: 5310451 (1994-05-01), Tejwani et al.
patent: 5316958 (1994-05-01), Meyerson
patent: 5346848 (1994-09-01), Grupen-Shemansky et al.
patent: 5374564 (1994-12-01), Bruel
patent: 5399522 (1995-03-01), Ohori
patent: 5413679 (1995-05-01), Godbey
patent: 5426069 (1995-06-01), Selvakumar et al.
patent: 5426316 (1995-06-01), Mohammad
patent: 5442205 (1995-08-01), Brasen et al.
patent: 5461243 (1995-10-01), Ek et al.
patent: 5461250 (1995-10-01), Burghartz et al.
patent: 5462883 (1995-10-01), Dennard et al.
patent: 5476813 (1995-12-01), Naruse
patent: 5479033 (1995-12-01), Baca et al.
patent: 5484664 (1996-01-01), Kitahara et al.
patent: 5523243 (1996-06-01), Mohammad
patent: 5523592 (1996-06-01), Nakagawa et al.
patent: 5534713 (1996-07-01), Ismail et al.
patent: 5536361 (1996-07-01), Kondo et al.
patent: 5540785 (1996-07-01), Dennard et al.
patent: 5596527 (1997-01-01), Tomioka et al.
patent: 5617351 (1997-04-01), Bertin et al.
patent: 5630905 (1997-05-01), Lynch et al.
patent: 5659187 (1997-08-01), Legoues et al.
patent: 5683934 (1997-11-01), Candelaria
patent: 5698869 (1997-12-01), Yoshimi et al.
patent: 5714777 (1998-02-01), Ismail et al.
patent: 5728623 (1998-03-01), Mori
pa

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Relaxed silicon germanium platform for high speed CMOS... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Relaxed silicon germanium platform for high speed CMOS..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Relaxed silicon germanium platform for high speed CMOS... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3204772

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.