Static information storage and retrieval – Read/write circuit – Data refresh
Reexamination Certificate
2001-08-24
2002-12-31
Nelms, David (Department: 2818)
Static information storage and retrieval
Read/write circuit
Data refresh
C365S233100, C365S233500
Reexamination Certificate
active
06501699
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to refresh control in a semiconductor memory device.
2. Description of the Related Art
Commonly used semiconductor memory devices include DRAM and SRAM. It is common knowledge that while DRAM offers higher capacity at lower price than SRAM, it requires refresh operations. SRAM, on the other hand, while easier to use due to the lack of a need for refresh operations, is more expensive and has lower capacity than DRAM.
Virtual SRAM (known as VSRAM or PSRAM) is a semiconductor memory device that offers those advantages of both DRAM and SRAM. Virtual SRAM has a memory cell array composed of dynamic memory cells identical to those in DRAM, and also houses a refresh controller allowing refresh operations to be performed internally. Thus, external devices connected to virtual SRAM (such as a CPU) can access (i.e., read or write data) virtual SRAM without being aware of refresh operations. This feature of virtual SRAM is known as “refresh transparency.”
Certain types of virtual SRAM can assume a plurality of operating modes, such as a normal operating mode and a power saving mode. The issue of how internal refresh operations should be performed in virtual SRAM in each of these operating modes has not been given adequate consideration. This problem is not limited to so-called virtual SRAM, and is a problem common to all types of dynamic semiconductor memory devices that have an internal refresh timer and refresh controller.
SUMMARY OF THE INVENTION
An object of the present invention is to enable refresh operations to be carried out optimally in each of a plurality of available operating modes of a semiconductor memory device.
In order attain at least part of the above and related objects of the present invention, there is provided a semiconductor memory device having a plurality of operating modes. The semiconductor memory device comprises a memory cell array having dynamic memory cells, a refresh controller, an operating mode input terminal, address input terminals, and an address transition detecting circuit. The refresh controller have a refresh timer for generating a refresh timing signal used to determine timing for performing refresh operations on the memory cell array. The refresh controller performs refresh operations on the memory cell array in response at least to the refresh timing signal. The operating mode input terminal receives from an external device an operating mode signal specifying one of the plurality of operating modes of the semiconductor memory device. The address input terminals receives a multiple-bit address signal from the external device. The address transition detecting circuit detects changes in the multiple-bit address signal to generate an address transition signal.
The refresh controller performs internal refresh operations in two refresh modes. In an event that the operating mode signal specifies a first operating mode, the refresh controller performs an internal refresh operation according to a first refresh mode wherein a refresh operation on the memory cell array is initiated in sync with the address transition signal after the refresh timing signal has been generated. In an event that the operating mode signal specifies a second operating mode, on the other hand, the refresh controller performs an internal refresh operation according to a second refresh mode wherein a refresh operation on the memory cell array is initiated in response to generation of the refresh timing signal, regardless of the address transition signal.
In first operating mode, an internal refresh operation is initiated in sync with the address transition signal, thereby facilitating arbitration of access operations by external devices and internal refresh operations by the refresh controller. In second operating mode, an internal refresh operation is initiated in response to generation of a refresh timing signal, regardless of the address transition signal, thereby enabling internal refresh operations even in the absence of address input, for example. Thus, refresh operations in this semiconductor memory device are performed in suitable ways for each of the plurality of operating modes.
These and other objects, features, aspects, and advantages of the present invention will become more apparent from the following detailed description of the preferred embodiments with the accompanying drawings.
REFERENCES:
patent: 4736344 (1988-04-01), Yanagisawa
patent: 4866677 (1989-09-01), Sakurai
patent: 5550781 (1996-08-01), Sugawara et al.
patent: 6028804 (2000-02-01), Leung
patent: 11-297067 (1999-10-01), None
Oliff & Berridg,e PLC
Pham Ly Duy
Seiko Epson Corporation
LandOfFree
Refresh control for semiconductor memory device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Refresh control for semiconductor memory device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Refresh control for semiconductor memory device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2952182