Semiconductor device manufacturing: process – Chemical etching – Combined with coating step
Reexamination Certificate
2002-03-14
2003-10-07
Thompson, Craig (Department: 2813)
Semiconductor device manufacturing: process
Chemical etching
Combined with coating step
Reexamination Certificate
active
06630404
ABSTRACT:
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
Not Applicable.
FIELD OF THE INVENTION
The present specification relates generally to fabrication of integrated circuits (ICs). More specifically, the present specification relates to photolithographic techniques for fabricating features on ICs. More specifically yet, the present specification relates to a system and method of reducing a dimension of a feature in a photolithographic patterning process.
BACKGROUND
The semiconductor industry has a need to manufacture integrated circuits (ICs) with higher and higher densities of devices on a smaller chip area to achieve greater functionality and to reduce manufacturing costs. This desire for large-scale integration has led to a continued shrinking of the circuit dimensions and features of the devices.
The ability to reduce the sizes of structures, such as gates in field effect transistors (FETs), is driven by lithographic technology which is, in turn, dependent upon the wavelength of light used to expose the photoresist. In current commercial fabrication processes, optical devices expose the photoresist using light having a wavelength of 248 nm (nanometers). Research and development laboratories are experimenting with the 193 nm wavelength to reduce the size of structures. Further, advanced lithographic technologies are being developed that utilize radiation having a wavelength of 157 nm and even shorter wavelengths, such as those used in Extreme Ultra-Violet (EUV) lithography (e.g., 13 nm).
One challenge facing lithographic technology is fabricating features having a critical dimension (CD) below 100 nm. All steps of the photolithographic techniques currently employed must be improved to achieve the further reduction in feature size. One step which must be improved is the patterning of photoresist on the substrate.
In a conventional technique, light is exposed through a binary mask to a photoresist layer on a layer of material. The photoresist layer may be either a positive or a negative photoresist and can be a silicon-containing, dry-developed resist. In the case of a positive photoresist, the light causes a photochemical reaction in the photoresist. The photoresist is removable with a developer solution at the portions of the photoresist that are exposed through the mask. The photoresist is developed to clear away these portions, whereby a photoresist feature remains on the layer of material. An integrated circuit feature, such as a gate, via, or interconnect, is then etched into the layer of material, and the remaining photoresist is removed.
The linewidth of the integrated circuit feature is limited using the conventional process. For example, aberrations, focus, and proximity effects in the use of light limit the ability to fabricate features having reduced linewidth. Using a 248 nm wavelength light source, the minimum printed feature linewidth is between 300 and 150 nm, using conventional techniques.
Accordingly, what is needed is a method of reducing the linewidth of features of an integrated circuit. Further, what is needed is a system for and method of reducing the linewidth of photoresist features. Further still, what is needed is such a method which is simple and cost-effective to implement. The teachings hereinbelow extend to those embodiments which fall within the scope of the appended claims, regardless of whether they accomplish one or more of the above-mentioned needs.
SUMMARY
According to an exemplary embodiment, a method of fabricating a feature of an integrated circuit in a layer of material includes providing a layer of photoresist over the layer of material and exposing the layer of photoresist to a source of radiation to form an aperture therein. The aperture has a wall. The method also includes providing a self-assembled monolayer on at least a portion of the wall, wherein the self-assembled monolayer masks a portion of the layer of material, and etching the layer of material to form a feature. The self-assembled monolayer prevents the portion of the layer of material from being etched.
According to another exemplary embodiment, an integrated circuit has a hole in a layer of material. The hole is manufactured by the steps of providing a layer of photoresist over the layer of material, exposing the layer of photoresist to a source of radiation to form an aperture therein, adsorbing a self-assembled monolayer to at least a portion of the aperture surface, and etching the layer of material through the aperture to form a hole in the layer of material.
According to yet another exemplary embodiment, a method of masking and etching a layer of material on a substrate includes providing a layer of material over the substrate, providing a photoresist layer having an aperture therein over the layer of material, and adsorbing a self-assembled monolayer to the wall of the aperture. The self-assembled monolayer has a structure and chemical composition suitable for preventing a portion of the layer of material from being substantially affected by an etching process. The method can also include etching the layer of material with the etching process.
REFERENCES:
patent: 5079600 (1992-01-01), Schnur et al.
patent: 5727977 (1998-03-01), Maracas et al.
patent: 6087231 (2000-07-01), Xiang et al.
patent: 6114099 (2000-09-01), Liu et al.
patent: 6174775 (2001-01-01), Liaw
patent: 6187657 (2001-02-01), Xiang et al.
patent: 6225658 (2001-05-01), Watanabe
patent: 6238982 (2001-05-01), Krivokapic et al.
patent: 6262456 (2001-07-01), Yu et al.
Joanna Aizenberg, Andrew J. Black and George M. Whitesides, Controlling local disorder in self-assembled monolayers by patterning the topography of their metallic supports, Nature, Aug. 27, 1998, pp. 868-871.
Self-Assembled Monolayers, printed from Internet address: http://www.ifm.liu.se/applphys/molfil . . . ject/monolayerstructure/sam/sams.html on Oct. 9, 2000, 5 pages.
Self-assembled mono-multilayers, printed from Internet address: http://www.inapg.inra.fr/ens_rech/siab/asteq/elba/salayers.htm on Nov. 14, 2000, 3 pages.
Thin Semiconductor Layers Prepared from Langmuir-Blodgett Precursor, printed from Internet address: http://www.foresight.org/Conferences/MNT6/Papers/Erokhin/ on Nov. 14, 2000, 9 pages.
Monolayer Basics, printed from Internet address: http://www.langmuir-blodgett.com/basics/faq1.htm on Nov. 14, 2000, 6 pages.
Monolayer History, printed from Internet address: http://www.langmuir-blodgett.com/basics/faq2.htm on Nov. 14, 2000, 3 pages.
Langmuir Blodgett Assembly, printed from Internet address: http://mmpwww.ph.qmw.ac.uk/lbassem.html on Nov. 14, 2000, 2 pages.
Lu et al., Ultrathin resist films patterning using a synchrotron radiation lithography system, Sep. 7, 1996, pp. 103-105.
Huang et al., Photopatterning of Self-Assembled Alkanethiolate Monolayers on Gold: A Simple Monolayer Photoresist Utilizing Aqueous Chemistry, Jan. 7, 1994, pp. 626-628.
Aoki et al., Molecular Patterning using Two-Dimensional Polymer Langmuir-Blodgett Films, Advanced Materials, 1997, 9, No. 4, pp. 361-364.
Oh et al., Fabrication and Photodegradation Behavior of Photosensitive Polyimide LB Film, Mol. Cryst. and Liq. Cryst. 2001, vol. 370, pp. 169-172.
Iwamoto et al., Fine Patterns of Positive-Working Resists Using a Polyimide Langmuir-Blodgett Film System, Japanese Journal of Applied Physics, vol. 30, No. 2A, Feb. 1991, pp. L218-L221.
U.S. Publication No. US2001/000629 A1, filed May 3, 2001, by Tsukamoto, entitled “Semiconductor Device and Process of Producing the Same”.
Advanced Micro Devices , Inc.
Foley & Lardner
Thompson Craig
LandOfFree
Reducing feature dimension using self-assembled monolayer does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Reducing feature dimension using self-assembled monolayer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reducing feature dimension using self-assembled monolayer will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3122250