Programmable application specific integrated circuit and logic c

Electronic digital logic circuitry – Multifunctional or programmable – Array

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

326 46, H03K 19177

Patent

active

059864680

ABSTRACT:
A field programmable gate array includes a programmable routing network, a programmable configuration network integrated with the programmable routing network; and a logic cell integrated with the programmable configuration network. The logic cell includes four two-input AND gates, two six-input AND gates, three multiplexers, and a delay flipflop. The logic cell is a powerful general purpose universal logic building block suitable for implementing most TTL and gate array macrolibrary functions. A considerable variety of functions are realizable with one cell delay, including combinational logic functions as wide as thirteen inputs, all boolean transfer functions for up to three inputs, and sequential flipflop functions such as T, JK and count with carry-in.

REFERENCES:
patent: 3619583 (1971-11-01), Arnold
patent: 4124899 (1978-11-01), Birkner et al.
patent: 4354266 (1982-10-01), Cooperman et al.
patent: 4453096 (1984-06-01), Le Can et al.
patent: 4491839 (1985-01-01), Adam
patent: 4541067 (1985-09-01), Whitaker
patent: 4551634 (1985-11-01), Takahashi et al.
patent: 4558236 (1985-12-01), Burrows
patent: 4566064 (1986-01-01), Whitaker
patent: 4577124 (1986-03-01), Koike
patent: 4609986 (1986-09-01), Hartmann et al.
patent: 4616358 (1986-10-01), Rehm et al.
patent: 4617479 (1986-10-01), Hartmann et al.
patent: 4620117 (1986-10-01), Fang
patent: 4622648 (1986-11-01), Whitaker
patent: 4642487 (1987-02-01), Carter
patent: 4684829 (1987-08-01), Uratani
patent: 4684830 (1987-08-01), Tsui et al.
patent: 4695740 (1987-09-01), Carter
patent: 4706216 (1987-11-01), Carter
patent: 4710649 (1987-12-01), Lewis
patent: 4733405 (1988-03-01), Shimizume et al.
patent: 4754456 (1988-06-01), Yato et al.
patent: 4758746 (1988-07-01), Birkner et al.
patent: 4758985 (1988-07-01), Carter
patent: 4764893 (1988-08-01), Karabatsos
patent: 4771285 (1988-09-01), Agrawal et al.
patent: 4774421 (1988-09-01), Hartmann et al.
patent: 4786904 (1988-11-01), Graham, III et al.
patent: 4787064 (1988-11-01), Wagner
patent: 4789951 (1988-12-01), Birkner et al.
patent: 4825105 (1989-04-01), Holzle
patent: 4852021 (1989-07-01), Inoue et al.
patent: 4870302 (1989-09-01), Freeman
patent: 4871930 (1989-10-01), Wong et al.
patent: 4873459 (1989-10-01), El Gamal et al.
patent: 4876640 (1989-10-01), Shankar et al.
patent: 4878200 (1989-10-01), Asghar et al.
patent: 4879481 (1989-11-01), Pathak et al.
patent: 4910417 (1990-03-01), El Gamal et al.
patent: 4910466 (1990-03-01), Kiuchi et al.
patent: 4912339 (1990-03-01), Bechade et al.
patent: 4914322 (1990-04-01), Win et al.
patent: 4933577 (1990-06-01), Wong et al.
patent: 4940908 (1990-07-01), Tran
patent: 4963770 (1990-10-01), Keida
patent: 5015883 (1991-05-01), Waller
patent: 5019736 (1991-05-01), Furtek
patent: 5045714 (1991-09-01), Park et al.
patent: 5055718 (1991-10-01), Galbraith et al.
patent: 5068603 (1991-11-01), Mahoney
patent: 5107146 (1992-04-01), El-Ayat
patent: 5122685 (1992-06-01), Chan et al.
patent: 5168177 (1992-12-01), Shankar et al.
patent: 5185706 (1993-02-01), Agrawal et al.
patent: 5220213 (1993-06-01), Chan et al.
patent: 5280202 (1994-01-01), Chan et al.
patent: 5338983 (1994-08-01), Agarwala
patent: 5349250 (1994-09-01), New
patent: 5396127 (1995-03-01), Chan et al.
patent: 5416367 (1995-05-01), Chan et al.
patent: 5430390 (1995-07-01), Chan et al.
patent: B14617479 (1993-09-01), Hartmann et al.
patent: B24124899 (1989-04-01), Birkner et al.
S. Yau, et al., "Universal Logic Modules and Their Applications", IEEE Transactions on Computers, vol. C-19, No. 2, pp. 141-149 (Feb. 1970).
Monolithic Memories, PAL.RTM./PLE198 "Device Programmable Logic Array Handbook", (Fifth Edition), 1-2 through 1-16 (1978, 1981, 1983, 1985, 1986).
The Programmable Gate Array Data Book, "XC3000 Logic Cell Array Family", Xilinx, pp. 2-1 through 2-10 (1988).
K. El-Ayat, et al., "A CMOS Electrically Configurable Gate Array", IEEE Journal of Solid-State Circuits, vol. 24, No. 3, pp. 752-761 (June 1989).
A. El-Gamal, et al., "An Architecture for Electrically Configurable Gate Arrays", ACT.TM. Family Field Programmable Gate Array DATABOOK, 4-24 through 4-28 (Apr. 1990).
"Asynchronous PAL20RA10", Advanced Micro Devices, PAL.RTM. Device Data Book, Monolithic Memories, pp. 5-97 through 5-102 (1988).
J. Rose, et al., "The Effect of Logic Block Complexity On Area Of Programmable Gate Arrays", IEEE 1989 Custom Integrated Circuits Conference, pp. 5.3.1 through 5.3.5 (1989).
A. Haines, "Field-Programmable Gate Array With Non-Volatile Configuation", Microprocessors and Microsystems, vol. 13, No. 5, pp. 305-312 (Apr. 1989) (Reprinted Apr. 1990 in Actel Databook).
C.H. Roth, Jr., "Fundamentals of LOGIC DESIGN", Second Edition, West Publishing, pp. 22-23, 155-171 and 625-626 (1979).
"Principles of CMOS VLSI Design A Systems Perspective", Weste et al., pp. 55-57 (Jun. 1988).
CMOS LOGIC Databook, National Semiconductor, "MM54HC107/MM4HC107 Dual J--K Flip-Flops with Clear", pp. 3-75, 3-83 and 3-86 (1988).
Monolithic Memories, PAL.RTM./PLE.TM. Device Programmable Logic Array Handbook (Fifth Edition), 1-2--1-16 (1978, 1981, 1983, 1985, 1986).
LSI Logic Databook and Design Manual, "HCMOS Macrocell Manual Chapter 9: Flip Flops and Latches", pp. 9-5--9-9, 12-87--12-88 and 12-94 (Oct. 1986).
Computer Engineering: Hardware Design, M. Morris Mano, p. 104, (1988).
IEEE Journal of Solid-State Circuits "Novel circuit Techniques for Zero--Power 25-ns CMOS Erasable Programmable Logic Devices (EPLD's)", vol. SC-21, No. 5, pp. 766-774 (Oct. 1986).
IEEE Journal of Solid State Circuits, "A 19-ns 250mW CMOS Erasable Programmable Logic Device", N. 5, vol. SC-21, pp. 775-784 (Oct. 1986).
X. Chen et al., "A Comparison of Universal-Logic-Module Realizations and Their Application in the Synthesis of Combinatorial and Sequential Logic Networks", IEEE Trans. on Computers, vol. C-31, No. 2, pp. 140-147 (Feb. 1982).
The TTL Data Book for Design Engineers, Texas Instruments, Inc., 2nd Edition, pp. 7-181 to 7-182 (1976).
"Digital Design Principles and Practices", Wakerly, Computer Systems Laboratory, (Sep. 1989).
Charles J. Sippl et al., Computer Dictionary &Handbook, Third Edition, pp. 220 and 265 (1982).
R.P. Turner et al., The Illustrated Dictionary of Electronics, Tab Books, Inc., Third Edition, pp. 22-23, 345 and 357-358 (1985).
S. Murugesan, "Programmable Universal Logic Module", International Journal of Electronics, vol. 40, No. 5, pp. 509-512 ( May 1976).
V. Thomas Rhyne, "Fundamentals of Digital Systems Design", Prentice-Hall, pp. 69-71 and 86-87 (1973).
Xilinx, The Programmable Gate Array Data Book, 2-1--2-28 (1989).
IEEE Standard Dictionary of Electrical and Electronics Terms, Second Edition, IEEE, p. 282(1977).
Encyclopedia of Computer Science and Engineering, Second Edition, Van Nostrand Reinhold Company, pp. 879-881 and 1633 (1983).
The New IEEE Standard Dicitionary of Electrical and Electronics Terms, IEEE, Fifth Edition, p. 549 (Jan. 1993).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Programmable application specific integrated circuit and logic c does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Programmable application specific integrated circuit and logic c, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Programmable application specific integrated circuit and logic c will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1329025

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.