Production method for silicon epitaxial wafer

Semiconductor device manufacturing: process – Formation of semiconductive active region on any substrate – Fluid growth step with preceding and subsequent diverse...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06277715

ABSTRACT:

RELATED APPLICATION
This application claims the priority of Japanese Patent Application No. 10-163524 filed on Jun. 11, 1998, which is incorporated herein by reference.
BACKGROUND OF THE INVENTION
This invention relates to a production method for a silicon epitaxial wafer and, more particularly, to a production method for a silicon epitaxial wafer having an internal gettering capability at a level equal to that of a Czochralski (hereinafter abbreviated as CZ) silicon mirror-finished wafer.
Heretofore, as a semiconductor wafer on which a semiconductor device such as IC, LSI or the like is fabricated, a CZ silicon mirror-finished wafer has generally been used, which is obtained by a procedure in which a wafer is cut from a silicon single crystal which has been grown by being pulled from a silicon melt by means of a CZ method and the wafer is then subjected to mirror polishing on its front surface. The silicon single crystal grown by the CZ method is supersaturated with interstitial oxygen and the interstitial oxygen is precipitated in the form of silicon oxide as the silicon single crystal is cooled down to room temperature after solidification subsequent to a crystal pulling process and due to the precipitation, a number of oxide precipitate nuclei are formed. When an IC or the like is fabricated using a CZ silicon mirror-finished wafer obtained from a silicon single crystal in which a number of the oxide precipitate nuclei are formed, the oxide precipitate nuclei grow to progress oxygen precipitation with the result that a number of microdefects induced by the oxide precipitate nuclei generate in the bulk of the wafer in a heat treatment of the device fabrication process.
A microdefect induced by an oxide precipitate nucleus preferably works as a gettering site at which heavy metal impurities and the like are captured due to the so-called internal gettering (hereinafter abbreviated as IG) effect when the microdefect exists in the interior region (bulk region). It has known, however, that if microdefects exist in the active region in the vicinity of a wafer surface where semiconductor devices are fabricated, it becomes a factor detrimental to operation of the devices which in turn entails degradation in device characteristics and exerts an adverse influence directly on the device yield.
In recent years, a demand for a silicon epitaxial wafer has been increased, which is produced by depositing silicon single crystal on a CZ silicon mirror-finished wafer in vapor phase growth (epitaxial growth), as substitution for a CZ silicon mirror-finished wafer, in order to make an active region in the vicinity of a wafer surface where semiconductor devices are fabricated defect free.
There has, however, been a problem that a silicon epitaxial wafer has a low IG capability compared with a CZ silicon mirror-finished wafer. In other words, in the case of the CZ silicon mirror-finished wafer, since a number of oxide precipitate nuclei are formed in a CZ silicon single crystal while the crystal is cooled down to room temperature after solidification in a crystal pulling process, the oxygen precipitation further progresses in a semiconductor device fabrication process through growth of the precipitate nuclei, whereas, in the case of the silicon epitaxial wafer, since an epitaxial growth process is effected at a temperature as high as the order in the range of 1100 to 1150° C., oxide precipitate nuclei formed in the silicon single crystal pulling process are transited to a solution state during the epitaxial growth process, which suppresses oxygen from precipitation in the semiconductor fabrication process compared with the case of the CZ mirror-finished wafer. Hence, a silicon epitaxial wafer has the IG capability at a low level compared with a CZ silicon mirror-finished wafer.
In order to solve this problem, external gettering (hereinafter abbreviated as EG) methods have heretofore been employed, in which gettering sites are formed on the rear surface of a silicon epitaxial wafer. For example, as the EG methods, there are named: a sandblast (hereinafter abbreviated as SB) method in which defects are externally formed on the rear surface of a wafer by intention, a PBS method in which a polysilicon film is deposited on the rear surface of a wafer and the like.
In such conventional methods, a distance between a active region where semiconductor devices are fabricated (on the front surface) and a gettering site (on the rear surface) is long, which problematically causes time for impurities to be captured to be longer. Such circumstances come to be more conspicuous when a semiconductor device fabrication process is performed at a lower temperature, since a time required for an impurity to diffuse up to the rear surface of a wafer is longer. Therefore, an IG method is desirably selected to be in use, in which method a distance between an active region (on the front surface) where semiconductor devices are fabricated and a gettering site (in the bulk) is short.
SUMMARY OF THE INVENTION
This invention has been made taking such a problem into consideration and it is accordingly an object of the invention to provide a production method for a silicon epitaxial wafer having an IG capability at a level equal to that of a CZ silicon mirror-finished wafer.
An aspect of the invention there is provided a production method for a silicon epitaxial wafer which is obtained by epitaxially growing silicon single crystal on a silicon wafer and subsequently put into a device fabrication process including a plurality of heat treatments, wherein a heat treatment of the silicon wafer is performed at a temperature within ±50° C. of a holding temperature for the first stage heat treatment which is to be firstly effected as a heat treatment in the device fabrication process after the epitaxial growth process for a time period equal to or more than a time period in which a precipitate nucleus from interstitial oxygen in the silicon wafer can grow to a size a nucleus of which survives through the epitaxial growth process, prior to the epitaxial growth process, and thereafter, the epitaxial growth is effected. Preferably, the first stage heat treatment is a heat treatment for forming an oxide film. The time for the heat treatment prior to the epitaxial growth process is one hour or more. The heat treatment prior to the epitaxial growth process is effected at a temperature in the range of 700 to 1000° C.
Another aspect of the invention there is provided a production method for a silicon epitaxial wafer which is obtained by epitaxially growing silicon single crystal on a silicon wafer and subsequently put into a device fabrication process including a plurality of heat treatments, wherein a heat treatment of the silicon wafer is performed being kept at a temperature within ±50° C. of a holding temperature for the first stage heat treatment which is to be firstly effected as a heat treatment in the device fabrication process after the epitaxial growth process for a time period equal to or more than a time period in which a precipitate nucleus from interstitial oxygen in the silicon wafer can grow to a size a nucleus of which survives through the epitaxial growth process, in the course of raising temperature after start of the epitaxial growth process, and thereafter, a temperature is raised to an epitaxial growth temperature to perform the epitaxial growth. Preferably, the first stage heat treatment is a heat treatment for forming an oxide film. The time for the heat treatment at a holding temperature in the course of raising temperature after start of the epitaxial growth process is one hour or more. The heat treatment in the course of raising temperature after start of the epitaxial growth process is effected at a holding temperature in the range of 700 to 1000° C.
In the first aspect of the invention, the silicon wafer is subjected to a heat treatment at a temperature within ±50° C. of a holding temperature for the first stage heat treatment which is to be firstly effected as a heat treatment in the device f

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Production method for silicon epitaxial wafer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Production method for silicon epitaxial wafer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Production method for silicon epitaxial wafer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2498649

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.