Radiation imagery chemistry: process – composition – or product th – Imaging affecting physical property of radiation sensitive... – Making electrical device
Reexamination Certificate
2001-01-29
2003-07-08
Huff, Mark F. (Department: 1756)
Radiation imagery chemistry: process, composition, or product th
Imaging affecting physical property of radiation sensitive...
Making electrical device
C430S311000, C430S312000, C430S328000, C430S394000, C430S296000, C430S942000
Reexamination Certificate
active
06589713
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to pitch size in integrated circuits (ICs). More particularly, the present invention relates to a process for fabricating reduced pitch size in integrated circuits.
BACKGROUND OF THE INVENTION
The semiconductor or integrated circuit (IC) industry aims to manufacture integrated circuits (ICs) with higher and higher densities of devices on a smaller chip area to achieve greater functionality and to reduce manufacturing costs. This desire for large scale integration has led to continued shrinking of circuit dimensions and device features. The ability to reduce the size of structures, such as, gate lengths in field-effect transistors and the width of conductive lines, is driven by lithographic performance.
Feature size has been steadily decreasing with the help of shorter lithographic or exposure wavelengths and resolution enhancement techniques, such as, phase shifting marks and off-axis illumination. In contrast, the distance between adjacent feature/space combinations, i.e., the pitch, has proven more difficult to reduce. Even using shorter lithographic wavelengths and various resolution enhancement techniques, the pitch is usually constrained, at best, to a dimension approximately equal to the lithographic wavelength.
Presently, with 193 nanometer (nm) lithographic systems, the minimum achievable pitch is approximately 300 nm. And with shorter lithographic wavelengths (e.g., 157, 126, or 13.4 nm), proximity effect further constrains fabrication of smaller pitches in ICs.
Thus, there is a need for a method and apparatus of fabricating an integrated circuit having a pitch smaller than the lithographic wavelength associated therewith. There is a further need for a method of and apparatus for fabricating an integrated circuit having a reduced pitch that utilize existing equipment and materials and do not significantly decrease throughout.
BRIEF SUMMARY OF THE INVENTION
An exemplary embodiment relates to a method of fabricating reduced pitch in an integrated circuit. The integrated circuit includes a patterned photoresist layer. The patterned photoresist layer is patterned in accordance with a pattern on a mask or reticle and exposed to a first radiation at a lithographic wavelength. The method includes providing a second radiation to at least one area of the patterned photoresist layer. The patterned photoresist layer includes a developed exposed area, the developed exposed area including sidewalls and a bottom. The method further includes transforming the sidewalls of the developed exposed area to change the width of the developed exposed area in response to the second radiation. The method still further includes positioning the pattern on the mask or reticle relative to the patterned photoresist layer so that the pattern on the mask or reticle is not aligned with the patterned photoresist layer.
Another exemplary embodiment relates to an integrated circuit fabrication process. The process includes changing a first aperture formed on a photoresist layer provided over a semiconductor substrate. The process further includes forming a second aperture on the photoresist layer in accordance with a mask or reticle used to form the first aperture. The mask or reticle is not in alignment with the first aperture formed on the photoresist layer. The first aperture defines a first feature in the substrate and the second aperture defines a second feature in the substrate.
Still another exemplary embodiment relates to an integrated circuit fabrication process. The process includes (a) reducing a width associated with a current patterned area in a photoresist layer provided over a substrate. The process further includes (b) patterning the substrate in accordance with the reduced width current patterned area in the photoresist layer, to form a current set of features in the substrate. The process still further includes (c) transferring a pattern on a mask or reticle onto the photoresist layer to form the next current set of features in the substrate, and (d) repeating steps (a)-(c) a plurality of times, as desired. All of the sets of features are similar to each other. A density of the features formed on the substrate is greater than a density of the features provided as the pattern on the mask or reticle. The reducing step (a) includes melting and flowing sidewalls of the current patterned area.
REFERENCES:
patent: 4904866 (1990-02-01), Collins et al.
patent: 5003178 (1991-03-01), Livesay
patent: 5573634 (1996-11-01), Ham
patent: 5965461 (1999-10-01), Yang et al.
patent: 6103457 (2000-08-01), Gabriel
patent: 6107172 (2000-08-01), Yang et al.
patent: 6271127 (2001-08-01), Liu et al.
patent: 6319824 (2001-11-01), Lee et al.
patent: 57-88729 (1982-06-01), None
Livesay, W. R., “Large-area electron-beam source,” Journal of Vacuum Science & Technology B, vol. 11, No. 6, Nov./Dec. 1993, pp. 2304-2308, American Vacuum Society.
Yang, J. J. et al, “Electron Beam Processing for Spin-on Polymers and its Applications to Back-End-of-Line(BEOL)Integration,” Materials Research Society Symposium Proceedings, vol. 511, 1998, pp. 49-55, Materials Research Society.
Ross et al, “Plasma Etch Characteristics of Electron Beam Processed Photoresist,” The Society of Photo-Optical Instrumentation Engineers, vol. 2438, 1995, pp. 803-816, SPIE-The International Society for Optical Engineering.
Grün, Von A. E., “Lumineszenz-photometrische Messungen der Energieabsorption im Strahlungsfeld von Elektronenquellen Eindimensionaler Fall in Luft,” Zeitschrift für Naturforschung, vol. 12a, 1957, pp. 89-95, Publisher: Zeitschrift für Naturforschung; full English Translation attached (11 pgs).
Advanced Micro Devices , Inc.
Barreca Nicole
Foley & Lardner
Huff Mark F.
LandOfFree
Process for reducing the pitch of contact holes, vias, and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process for reducing the pitch of contact holes, vias, and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for reducing the pitch of contact holes, vias, and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3056162