Electrical computers and digital processing systems: memory – Storage accessing and control – Specific memory composition
Reexamination Certificate
2006-02-14
2006-02-14
Bataille, Pierre Michel (Department: 2186)
Electrical computers and digital processing systems: memory
Storage accessing and control
Specific memory composition
C365S049130, C365S189070, C706S050000
Reexamination Certificate
active
07000066
ABSTRACT:
A priority encoder circuit (300) for a content addressable memory (CAM) device is disclosed that may include a priority selection circuit (310) that receives match results (M0to Mz) and provides prioritized match results (P0to Pz), and a logic section (350) that logically combines prioritized match results (P0to Pz) to generate a smaller number of encoder inputs (RWL0to RWLr). A logic section (350) can also generate a first portion (ID0) of an encoded value (ID0to IDX). Encoder entries (314-0to314-r) may each generate a second portion (ID1to IDX) of an encoded value (ID0to IDX).
REFERENCES:
patent: 5555397 (1996-09-01), Sasama et al.
patent: 5619446 (1997-04-01), Yoneda et al.
patent: 5818786 (1998-10-01), Yoneda
patent: 6061262 (2000-05-01), Schultz et al.
patent: 6069573 (2000-05-01), Clark et al.
patent: 6268807 (2001-07-01), Miller et al.
patent: 6307767 (2001-10-01), Fuh
patent: 6324087 (2001-11-01), Pereira
Chou Richard K.
Wanzakhade Sanjay M.
Bataille Pierre Michel
Cypress Semiconductor Corporation
Sako Bradley T.
Tsai Sheng-Jen
LandOfFree
Priority encoder circuit for content addressable memory... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Priority encoder circuit for content addressable memory..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Priority encoder circuit for content addressable memory... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3700642