Electrical computers and digital processing systems: processing – Instruction issuing – Simultaneous issuance of multiple instructions
Patent
1994-02-14
1999-10-26
Vu, Viet D.
Electrical computers and digital processing systems: processing
Instruction issuing
Simultaneous issuance of multiple instructions
712213, G06F 938
Patent
active
059745347
ABSTRACT:
A computing system includes a main memory, an instruction cache and a processor. The processor includes memory interface means, predecoding means, interface means, a first arithmetic logic unit, a second arithmetic logic unit and steering means. The memory interface means is connected to the main memory and fetches instructions from the main memory. The predecoding means is connected to the memory interface means and predecodes the instructions to generate predecode bits. The predecode bits indicate whether and how the instructions may be bundled. The interface means is connected to the predecoding means and the instruction cache. The interface means stores the instructions and the predecode bits in the instruction cache and fetches the instructions from the instruction cache with the predecode bits. The steering means is connected to the interface means, the first arithmetic logic unit and the second arithmetic logic unit. The steering means steers each of the instructions to one of the first integer arithmetic logic unit and the second integer arithmetic logic unit for execution. The steering means utilizing the predecode bits to steer the instructions.
REFERENCES:
patent: 4295193 (1981-10-01), Pomerene
patent: 5101341 (1992-03-01), Circello et al.
patent: 5129067 (1992-07-01), Johnson
patent: 5214763 (1993-05-01), Blaner et al.
patent: 5233694 (1993-08-01), Hotta et al.
patent: 5233696 (1993-08-01), Suzuki
patent: 5335331 (1994-08-01), Murao et al.
patent: 5337415 (1994-08-01), DeLano et al.
E. DeLano, W. Walker, J. Yetter, M. Forsyth, "A High Speed Superscalar PA-RISC Processor", IEEE, 1992, pp. 116-121.
IEEE Pacific Rim Conference on Communications, Computers & Signal Processing, vol. 1, May 9, 1991, pp. 21-24., Minagawa K., et al., "Pre-decoding Medhanism For Superscalar Architecture".
Computer Architecture News, vol. 20, No. 4, Sep. 1992, pp. 44-53, Vassiliadis, et al., On The Attributes Of The SCISM Organization.
Noordeen Nazeemudeen
Zheng Jason
Hewlett--Packard Company
Vu Viet D.
LandOfFree
Predecoding and steering mechanism for instructions in a supersc does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Predecoding and steering mechanism for instructions in a supersc, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Predecoding and steering mechanism for instructions in a supersc will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-776401