Pointer circuit with low surface requirement high speed and low

Static information storage and retrieval – Addressing – Plural blocks or banks

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36523006, 36518905, G11C 700

Patent

active

060976616

ABSTRACT:
In the pointer circuit, only one static memory (1) is respectively individually allocated to each output ( . . . , A.sub.n-1, A.sub.n, A.sub.n+1, . . . ), of which each respectively has a pair of mutually complementary memory terminals (Q, Q). The two terminals are in two stored logical states ("1," "0") differing from one another. A memory terminal (Q) of each memory is connected with the output allocated to this memory. The memories are controlled by clock signals. This results in advantageous surface requirement and power loss low, as well as high speed.

REFERENCES:
patent: 5691945 (1997-11-01), Liou et al.
Neil H.E. Weste et al, Principles of CMOS VLSI Design, A Systems Perspective, Addison-Wesley Publishing Company, 1993, Second Edition, Chapter 8, pp. 560-579.
U. Tietze et al, Halbleiter-Schaltungstechnik, Springer-Verlag 9, Auflage, 1990, pp. 572-576.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Pointer circuit with low surface requirement high speed and low does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Pointer circuit with low surface requirement high speed and low , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Pointer circuit with low surface requirement high speed and low will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-670359

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.