Fishing – trapping – and vermin destroying
Patent
1993-09-27
1994-12-13
Fourson, George
Fishing, trapping, and vermin destroying
437 72, H01L 21302
Patent
active
053729684
ABSTRACT:
A method of local oxidation using trench-around technology is described. A first silicon oxide layer is deposited over the surface of a silicon substrate. A plurality of wide and narrow openings are etched through portions of the first silicon oxide layer not covered by a mask pattern to the silicon substrate. A layer of silicon nitride is patterned to form a set of spacers on the sidewalls of the patterned first silicon oxide layer which will fill the narrow openings. The first silicon oxide layer is partially etched away whereby the substrate within the central portions of the wide openings will be etched to form shallow trenches. The patterned first silicon oxide layer and the silicon nitride spacers are covered with spin-on-glass material which is baked and cured, then etched back leaving the spin-on-glass material only within the wide openings within the shallow trenches. The silicon nitride spacers are removed and deep trenches are etched into the silicon substrate under the spacers whereby the deep trenches are formed at the location of the narrow openings and at the outside edges of the wide openings flanking the shallow trenches. The deep trenches are filled with a second silicon oxide deposit. Field oxide regions are grown on within the shallow trenches, completing the device isolation.
REFERENCES:
patent: 4211582 (1980-07-01), Horng et al.
patent: 4656497 (1987-04-01), Rogers et al.
patent: 4836885 (1989-06-01), Breiten et al.
patent: 4868136 (1989-09-01), Ravaglia
patent: 4876216 (1989-10-01), Tobias et al.
patent: 4988639 (1991-01-01), Aomura
patent: 5004703 (1991-04-01), Zdebel et al.
patent: 5017999 (1991-05-01), Roisen et al.
patent: 5096848 (1992-03-01), Kawamura
patent: 5108946 (1992-04-01), Zdebel et al.
patent: 5130268 (1992-07-01), Liou et al.
patent: 5308784 (1994-05-01), Kim et al.
patent: 5308786 (1994-05-01), Lur et al.
VLSI Technology, International Edition, by S. M. Sze, McGraw-Hill Book Co, pp. 473-474 and 476-477, 1988.
"Formation of Silicon Nitride A+A Si-SiO.sub.2 Interface During Local Oxidation of Silicon & During Heat-Treatment of Oxidized Silicon in NH.sub.2 Gas" by E. Kooi, J. G. Van Lierop and J. A. Appels, J. Electrochem Soc Solid-State Science and Technology, Jul. 1976, pp. 1117-1120.
Lur Water
Shen Neng H.
Su Anna
Fourson George
Mulpuri S.
Saile George O.
United Microelectronics Corporation
LandOfFree
Planarized local oxidation by trench-around technology does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Planarized local oxidation by trench-around technology, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Planarized local oxidation by trench-around technology will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1193252