Electrical computers and digital processing systems: memory – Addressing combined with specific memory configuration or...
Reexamination Certificate
2005-11-08
2005-11-08
Peikari, B. James (Department: 2186)
Electrical computers and digital processing systems: memory
Addressing combined with specific memory configuration or...
C711S105000, C711S148000, C365S230030, C710S052000
Reexamination Certificate
active
06963949
ABSTRACT:
A memory system having at least one memory subsystem and using a packet protocol communicated over a command and address bus and at least one data bus. The memory subsystems are pipelined to achieve wide data paths and to support a high number of memory devices, such as dynamic random access memory devices, per data bus. The packet protocol is defined to compensate for the delay stages of the pipelined memory subsystem in order to optimize the access time of the memory devices.
REFERENCES:
patent: 3902163 (1975-08-01), Amdahl et al.
patent: 4250563 (1981-02-01), Struger
patent: 4373179 (1983-02-01), Katsumata
patent: 4774653 (1988-09-01), James
patent: 4847809 (1989-07-01), Suzuki
patent: 4933938 (1990-06-01), Sheehy
patent: 5208779 (1993-05-01), Walther et al.
patent: 5229969 (1993-07-01), Lee et al.
patent: 5229970 (1993-07-01), Lee et al.
patent: 5270964 (1993-12-01), Bechtolsheim et al.
patent: 5282177 (1994-01-01), McLaury
patent: 5327394 (1994-07-01), Green et al.
patent: 5335201 (1994-08-01), Walther et al.
patent: 5450355 (1995-09-01), Hush
patent: 5513327 (1996-04-01), Farmwald et al.
patent: 5517253 (1996-05-01), De Lange
patent: 5524098 (1996-06-01), Holland et al.
patent: 5528176 (1996-06-01), Kean
patent: 5578940 (1996-11-01), Dillon et al.
patent: 5587964 (1996-12-01), Rosich et al.
patent: 5598545 (1997-01-01), Childers et al.
patent: 5615355 (1997-03-01), Wagner
patent: 5617367 (1997-04-01), Holland et al.
patent: 5617575 (1997-04-01), Sakakibara et al.
patent: 5625593 (1997-04-01), Kimura
patent: 5625780 (1997-04-01), Hsieh et al.
patent: 5638534 (1997-06-01), Mote, Jr.
patent: 5666494 (1997-09-01), Mote, Jr.
patent: 5680365 (1997-10-01), Blankenship
patent: 5721862 (1998-02-01), Sartore et al.
patent: 5726947 (1998-03-01), Yamazaki et al.
patent: 5875452 (1999-02-01), Katayama et al.
patent: 5889970 (1999-03-01), Horan et al.
patent: 5903509 (1999-05-01), Ryan et al.
patent: 5911051 (1999-06-01), Carson et al.
patent: 5996059 (1999-11-01), Porten et al.
patent: 6055615 (2000-04-01), Okajima
patent: 6138230 (2000-10-01), Hervin et al.
patent: 6172893 (2001-01-01), Ryan
patent: 6184906 (2001-02-01), Wang et al.
“SL-DRAM Protocol and Command Format”, Slide Presentation, MOSAID Technologies, Inc., Joint Electron Device Engineering Council, Maui, 10 p., (Dec. 11, 1996).
“400 Mb/s/pin SLDRAM, 4M x 18 SLDRAM, Pipelined, Eight Bank, 2.5V Operation”,SLDRAM Inc., Draft/Advance, SLD4M18DR400, 4 MEG x 18 SLDRAM, (1998),pp. 1-69.
“Draft Standard for A High-Speed Memory Interface (SyncLink)”,The Institute of Electrical and Electronics Engineers, Inc, Draft 0.99 IEEE P1596.7-199X,(1996),pp. 1-55.
“New NEC Memory Technology Increases Performance by 20%”, http://www.nb-pacifica.com/headline
ewnecmemorytechnolo131144.sh, (1997), pp. 1-2.
“Virtual Channel Memory”, NEC Electronics Inc., (1997), pp. 1-2.
Gillingham, P., “SLDRAM Architectural and Functional Overview”,The SLDRAM Consortium, (Aug. 1997), pp. 1-14.
Peikari B. James
Schwegman Lundberg Woessner & Kluth P.A.
LandOfFree
Pipelined packet-oriented memory system having a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Pipelined packet-oriented memory system having a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Pipelined packet-oriented memory system having a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3465694