Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
2001-11-15
2004-01-20
Siek, Vuthe (Department: 2825)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
C716S030000, C716S030000, C438S241000, C438S520000, C438S585000
Reexamination Certificate
active
06681379
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to manufacturing small dimension features of objects, such as integrated circuits, using photolithographic masks. More particularly, the present invention relates to phase shift masking of complex layouts for integrated circuits and similar objects.
2. Description of Related Art
Phase shift masking has been applied to create small dimension features in integrated circuits. Typically the features have been limited to selected elements of the design, which have a small, critical dimension. See, for example, U.S. Pat. No. 5,766,806.
Although manufacturing of small dimension features in integrated circuits has resulted in improved speed and performance, it is desirable to apply phase shift masking more extensively in the manufacturing of such devices. However, the extension of phase shift masking to more complex designs results in a large increase in the complexity of the mask layout problem. For example, when laying out phase shift windows on dense designs, phase conflicts will occur. One type of phase conflict is a location in the layout at which two phase shift windows having the same phase are laid out in proximity to a feature to be exposed by the masks, such as by overlapping of the phase shift windows intended for implementation of adjacent lines in the exposure pattern. If the phase shift windows have the same phase, then they do not result in the optical interference necessary to create the desired feature. Thus, it is necessary to prevent inadvertent layout of phase shift windows in phase conflict near features to be formed in the layer defined by the mask.
In the design of a single integrated circuit, millions of features may be laid out. The burden on data processing resources for iterative operations over such large numbers of features can be huge, and in some cases makes the iterative operation impractical. The layout of phase shift windows and the assignment of phase shift values to such windows, for circuits in which a significant amount of the layout is accomplished by phase shifting, is one such iterative operation which has been impractical using prior art techniques.
Phase shifting layouts for memory cells have been developed that phase shift gate portions of the memory design for improved performance.
Because of these and other complexities, implementation of a phase shift masking technology for complex designs will require improvements in the approach to the design of phase shift masks.
SUMMARY OF THE INVENTION
Methods and apparatuses for fully defining static random access memory (SRAM) using phase shifting layouts are described. By producing the SRAM memory using a “full phase” mask, yield can be improved at smaller sizes (relative to using the same lithographic process with a non-phase shifting mask, particularly the wavelength of light, &lgr;), integrated circuit density is improved by tighter packing of smaller memory cells, and also the performance of the memory can be improved.
The approach includes identifying that a layout includes SRAM cells and defining phase shifting regions in a mask description to fully define the SRAM cells. The identification may include an automated detection of layout patterns that correspond to SRAM cells, parameterized shape detection, user identification of SRAM cells either interactively through a user interface and/or through input parameters, and/or other identification approaches.
A region around the layout shapes for an SRAM cell can be identified where phase shifters will be placed in the mask definition. By placing shifters in this region, destructive interference of light of opposite phases will cause definition of the pattern. However, it is necessary to break, or cut, the phase windows in the region to fully permit definition of the feature using phase shifters of opposite phases on opposing edges of the layout shapes of the SRAM cell.
The cuts can be light transmissive phase shifters as well at intermediate phase values (continuous, 90, 60-120) relative to the primary phase shifters (0 and 180).
The portion of the SRAM memory cell layout that is more difficult to define using phase shifting generally comprises two T-shapes (“T′s”) with off-centered bars interlaced with one another. There are contacts at the base of the bars and four transistors on either end of the top of the T. There are two additional transistors disposed above the interlaced T portion.
Several locations where cuts will be admitted are used by embodiments of the invention: contact to contact, inside corners of the T's to field, back of T's to back of adjacent T's, contacts to field, and corners of T's to contacts. By selecting one or more of these cutting locations a phase shifting layout of the SRAM memory cell is possible.
Most mask layouts will select a single cutting pattern for all SRAM memory cells in a particular area. For example, the cutting pattern of using the inside corners of the T's to field together with the back of T's to back of adjacent T's for all SRAM memory cells could be used for all of the SRAM memory cells in a given integrated circuit.
Additionally, attention may be given to ensuring that corresponding features from one SRAM memory cell to another are defined using the same phase ordering. For example if the phase shifter on the left a given transistor is phase 0 and the one on the right is 180, then it may be desirable to ensure that the phase shifter on the left of the corresponding transistor on another SRAM memory cell is 0 and the one on the right is 180. This ensures consistency in the SRAM memory cell layout even if there is a light intensity imbalance between 0 and 180 degree phase shifters.
Embodiments of the invention can be viewed as methods of manufacturing an integrated circuit. Embodiments of the invention include phase shifting and/or complementary trim masks for use in defining a layer of material in a photolithographic process.
REFERENCES:
patent: 4037918 (1977-07-01), Kato
patent: 4456371 (1984-06-01), Lin
patent: 5296729 (1994-03-01), Yamanaka et al.
patent: 5302477 (1994-04-01), Dao et al.
patent: 5308741 (1994-05-01), Kemp
patent: 5316878 (1994-05-01), Saito et al.
patent: 5324600 (1994-06-01), Jinbo et al.
patent: 5328807 (1994-07-01), Tanaka et al.
patent: 5334542 (1994-08-01), Saito et al.
patent: 5352550 (1994-10-01), Okamoto
patent: 5364716 (1994-11-01), Nakagawa et al.
patent: 5424154 (1995-06-01), Borodovsky
patent: 5472814 (1995-12-01), Lin
patent: 5480746 (1996-01-01), Jinbo et al.
patent: 5496666 (1996-03-01), Chu et al.
patent: 5498579 (1996-03-01), Borodovsky et al.
patent: 5503951 (1996-04-01), Flanders et al.
patent: 5523186 (1996-06-01), Lin et al.
patent: 5527645 (1996-06-01), Pati et al.
patent: 5532090 (1996-07-01), Borodovsky
patent: 5537648 (1996-07-01), Liebmann et al.
patent: 5538815 (1996-07-01), Oi et al.
patent: 5539568 (1996-07-01), Lin et al.
patent: 5565286 (1996-10-01), Lin
patent: 5573890 (1996-11-01), Spence
patent: 5595843 (1997-01-01), Dao
patent: 5620816 (1997-04-01), Dao
patent: 5635316 (1997-06-01), Dao
patent: 5636131 (1997-06-01), Liebmann et al.
patent: 5702848 (1997-12-01), Spence
patent: 5725969 (1998-03-01), Lee
patent: 5761075 (1998-06-01), Oi et al.
patent: 5766804 (1998-06-01), Spence
patent: 5766806 (1998-06-01), Spence
patent: 5807649 (1998-09-01), Liebmann et al.
patent: 5827623 (1998-10-01), Ishida et al.
patent: 5858580 (1999-01-01), Wang et al.
patent: 5885734 (1999-03-01), Pierrat et al.
patent: 5923562 (1999-07-01), Liebmann et al.
patent: 5923566 (1999-07-01), Galan et al.
patent: 5994002 (1999-11-01), Matsuoka
patent: 5998068 (1999-12-01), Matsuoka
patent: 6004702 (1999-12-01), Lin
patent: 6010807 (2000-01-01), Lin
patent: 6057063 (2000-05-01), Liebmann et al.
patent: 6066180 (2000-05-01), Kim et al.
patent: 6077630 (2000-06-01), Pierrat
patent: 6083275 (2000-07-01), Heng et al.
patent: 6130012 (2000-10-01), May et al.
patent: 6139994 (2000-10-01), Broeke et al.
patent: 6185727 (2001-02-01), Liebmann
patent: 6228539 (
Côté Michel Luc
Pierrat Christophe
Haynes Beffel & Wolfeld LLP
Numerical Technologies Inc.
Oliver Erik L.
Rossoshek Yelena
Siek Vuthe
LandOfFree
Phase shifting design and layout for static random access... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Phase shifting design and layout for static random access..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Phase shifting design and layout for static random access... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3195911