Metal working – Method of mechanical manufacture – Assembling or joining
Patent
1983-04-18
1985-03-12
Weisstuch, Aaron
Metal working
Method of mechanical manufacture
Assembling or joining
29576W, 29576B, 29577C, 148 15, H01L 2126
Patent
active
045036012
ABSTRACT:
Disclosed is a manufacturing method of forming silicon gate, self-aligned MOS-type devices having submicron dimensions. After forming the gate from a highly doped polysilicon layer using a mask, the structure is subjected to a low temperature (700-750 degrees C.) thermal oxidation. Due to enhanced oxidation rate of doped silicon surfaces, a very thick oxide layer over the polysilicon gate sidewalls and a relatively thin oxide layer over the source-drain regions of the substrate are formed. The mask over the polysilicon and the oxide layer over the source-drain regions is removed and source-drain implantation is accomplished followed by selective deposition of metal (e.g. tungsten) over the source-drain regions and the polysilicon gate.
In an alternative embodiment of this process, after forming the highly doped polysilicon gate using a mask, lightly doped source-drain regions which are self-aligned and in registry with the gate are formed by ion implantation. Then, low temperature thermal oxidation is accomplished growing a thick oxide over the polysilicon gate sidewalls and a thin oxide over the source-drain regions. The mask over the gate and the thin oxide over the source-drain regions is removed and by ion implantation heavily doped source-drain regions are formed in the previously formed lightly doped source-drain regions not masked by the polysilicon sidewall oxide. Selective deposition of a metal is then accomplished over the source-drain regions of the silicon substrate and the polysilicon gate.
REFERENCES:
patent: 4080719 (1978-03-01), Wilting
patent: 4234362 (1980-11-01), Riseman
patent: 4330931 (1983-05-01), Liu
patent: 4344222 (1982-08-01), Bergeron et al.
patent: 4366613 (1983-01-01), Ogura et al.
patent: 4404733 (1983-09-01), Sasaki
patent: 4441247 (1984-04-01), Gargini et al.
Takeda et al., "Submicrometer MOSFET Structure for Minimizing Hot-Carrier Generation," IEEE Transaction on Electron Devices, vol. ED-29, No. 4, pp. 611-618, Apr. 1982.
Ogura et al., "Design and Characteristics of the Lightly Doped Drain-Source (LDD) Insulated Gate Field-Effect Transistor," Journal of Solid State Circuits, vol. SC-15, No. 4, pp. 424-432, Aug. 1980.
H. Sunami and M. Koyanagi, "Selective Oxide Coating of Silicon Gate (SELOCS)", Japanese Journal of Applied Physics, vol. 18, (1979), Supplement 18-1, pp. 255-260.
Auyang Hunter L.
Cavender J. T.
Coca T. Rao
NCR Corporation
Salys Casimer K.
LandOfFree
Oxide trench structure for polysilicon gates and interconnects does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Oxide trench structure for polysilicon gates and interconnects, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Oxide trench structure for polysilicon gates and interconnects will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-701285