Nonvolatile memory cell with high programming efficiency

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S316000, C257S314000, C257S322000, C257S378000, C365S185010, C365S185180, C365S185270, C365S185280

Reexamination Certificate

active

06734490

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention regards a nonvolatile memory cell with high programming efficiency.
2. Description of the Related Art
As is known, flash memory cells are generally programmed by injecting channel hot electrons (channel hot electron programming, or CHE programming). However, this technique creates problems of scalability at supply voltages lower than 3.3 V on account of the drastic drop in injection efficiency when the applied voltage drops below the voltage corresponding to the barrier energy between silicon and silicon dioxide, which is 3.2 V.
To increase the injection efficiency, which constitutes a key parameter for obtaining a high writing speed (the so-called “memory bandwidth”), it has been proposed to use a new injection method, known as channel-initiated substrate-electron (CHISEL) programming, which is described, for instance, in U.S. Pat. No. 5,659,504 published on Aug. 19, 1997 and U.S. Pat. No. 5,838,617 published on Nov. 17, 1998, both in the name of Bude et al. According to this method, during programming, a negative voltage is applied to the cell substrate. This voltage increases the injection of tertiary electrons, generated by impact ionization of secondary holes in turn generated by impact ionization by channel electrons. Thanks to the non-zero generation energy of the tertiary electrons and to the voltage drop between the substrate and the interface region close to the drain region, the injection of tertiary electrons, promoted by the application of the negative voltage to the substrate, completely dominates the injection process, and all the more, the smaller the drain voltage.
In a typical cell of a 0.3 &mgr;m channel length technology, biased with a drain-to-source voltage Vds=4.5 V, and a source-to-body voltage Vsb=1 V, there are gate currents (injection current) Ig≅1-2 nA and hence writing speeds DVt/Dt≅1-2 V/s, with absorptions of drain current Ig≅50-150 &mgr;A, corresponding to an injection efficiency Ig/Id of the order of 10
−5
.
The above low injection efficiency is due to the fact that the injection process is intrinsically the fruit of three distinct cascaded processes, each of which typically has an efficiency much lower than unity; these are:
1) generation of secondary holes by channel electrons, injected by the source region and flowing towards the drain region;
2) generation of tertiary electrons deep within the substrate of the device by secondary holes in motion towards the substrate terminal;
3) heating of the tertiary electrons in motion towards the drain/substrate interface, and their injection into the floating gate region through the tunnel oxide.
There have moreover been proposed various cell structures which use in different ways the injection of tertiary electrons from the substrate in an attempt to increase the efficiency of the injection process. These structures are based on the integration of appropriate injectors of electrons in the substrate and in the collection of these charge carriers within the depleted region beneath the floating gate of the memory cell. The injectors may be formed by buried layers; see, for example, the erasing scheme for triple well DINOR cells (N. Tsuji et al., “A New Erase Scheme for DINOR Flash Memory Enhancing Erase/Write Cycling Endurance Characteristics”, Proc. IEDM, 1994, page 53) or else the VIPMOS cell (R. C. Wijburg et al., “VIPMOS, A Novel Buried Injector Structure for EPROM Applications”, Trans Electron Devices, 1991, vol. 38, No. 1, page 111), with writing obtained by punch-through from the buried pocket. Alternatively, the injectors can be formed by lateral bipolar transistors (see, for instance, B. Eitan et al., “Substrate Hot Electron Injection EPROM”, Trans Electron Devices, 1984, vol. 31, No. 7, page 934).
The known solutions listed above present, however, one or more of the following considerable disadvantages:
1) low collection efficiency of the charge carriers injected by the depleted region formed beneath the floating gate region;
2) efficiency drop with the reduction of transistor size, in that the source and drain areas become a more important fraction of the total area of the device;
3) poor or no injection selectivity; consequently, during programming of a specific cell it is possible to disturb, i.e., program at least partially other cells of the array having the same substrate.
SUMMARY OF THE INVENTION
An embodiment of the invention provides a memory cell that is programmable in an efficient way.


REFERENCES:
patent: 5060194 (1991-10-01), Sakui et al.
patent: 5350938 (1994-09-01), Matsukawa et al.
patent: 5659504 (1997-08-01), Bude et al.
patent: 5838617 (1998-11-01), Bude et al.
patent: 5867425 (1999-02-01), Wong
patent: 5896315 (1999-04-01), Wong
patent: 6459119 (2002-10-01), Huang et al.
patent: 6507066 (2003-01-01), Hsu et al.
patent: 56-21375 (1981-02-01), None
patent: 61123185 (1986-06-01), None
Wijburg, R.C. et al., “VIPMOS—A Novel Buried Injector Structure for EPROM Applications,”IEEE Transactions on Electron Devices, 38(1):111-120, Jan. 1991.
Eitan, B. et al., “Substrate Hot-Electron Injection EPROM,”IEEE Transactions on Electron Devices, ED-31(7):934-942, Jul. 1984.
Tsuji, N. et al., New Erase Scheme for DINOR Flash Memory Enhancing Erase/Write Cycling Endurance Characteristics,IEEE, pp. 53-56, 1994.
Bude, J.D. et al., “Secondary Electron Flash—A High Performance, Low Power Flash Technology for 0.35 &mgr;m and Below,”IEEE, pp. 1-4, 1997.
Lin, F.R. et al., “A Novel Hot Carrier Mechanism: Band-to-Band Tunneling Hole Induced Bipolar Hot Electron (BBHBHE),”IEEE, pp. 741-744, 1999.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Nonvolatile memory cell with high programming efficiency does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Nonvolatile memory cell with high programming efficiency, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Nonvolatile memory cell with high programming efficiency will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3245787

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.