Static information storage and retrieval – Systems using particular element – Magnetoresistive
Reexamination Certificate
2002-01-24
2004-11-30
Nguyen, Viet Q. (Department: 2818)
Static information storage and retrieval
Systems using particular element
Magnetoresistive
C365S171000, C365S100000, C365S097000, C365S066000, C365S033000, C365S055000
Reexamination Certificate
active
06826076
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a non-volatile memory device, and more particularly, it relates to a technology useful for a memory device which utilizes the Magneto Resistive (MR) effect enabled by the tunneling effect.
2. Background of the Invention
In recent years, attention has been given to a Random Access Memory (RAM) using the Magneto Resistive Effect, wherein the resistance value of a magnetic substance varies depending on the magnetization direction of the substance by virtue of Magneto Resistive Effect. RAM using the Magnetic Resistive Effect is referred to as MRAM (Magneto-resistive RAM). For the Magneto Resistive Effect, the anisotropic Magneto Resistive Effect (AMR) and giant Magneto Resistive Effect (GMR) are known. It has also been known that higher field sensitivity can be realized through the use of tunnel Magneto Resistive Effect (TMR), in which a tunnel current is used to achieve the Magneto Resistive Effect is also known.
A spin valve element using TMR, also referred to as a Magnetic Tunnel Junction (MTJ) element, has a laminated layer structure comprising an antiferromagnetic layer, ferromagnetic layer (pin layer), insulating layer (tunnel layer), and ferromagnetic layer (free layer). The antiferromagnetic layer functions to fix the magnetization direction of the ferromagnetic layer (pin layer) adjacent thereto, and the coincidence of the magnetization direction of the free layer and that of the pin layer causes a tunnel current flowing through the insulating layer. When the magnetization direction of the free layer is opposite to that of the pin layer, the current flowing through the insulating layer is smaller than when they coincide. That is, depending on the magnetization direction (the direction of electron spin) of the free layer, the resistance value of TMR elements in the direction of the lamination changes. Therefore, it is possible to construct a memory device in which the information of “0” or “1” is recorded into TMR elements with the magnetization direction of such free layers and then read out with a change in the resistance value of the TMR elements.
As will be apprecitiated by those skilled in the art, such a memory element MRAM using the TMR effect is of the non-volatile type and is also a static element, in which recorded contents are not destroyed by reading them. Further, the reading of information is only based on detecting a change in the resistance of TMR elements. Therefore, a basic cell for recording one bit requires only one selection transistor. From this fact, MRAM is capable of providing a packing density (i.e. low cost) as high as DRAM (Dynamic Random Access Memory) and implementing non-volatile memory devices such as EEPROM (electrical erasable Read Only Memory). In addition, it is possible for MRAM to implement a solid state memory element not requiring refresh operation same as SRAM (Static Random Access Memory). Further, MRAM has no limitation on the number of times that data can be re-written, as EEPROM has, and also have a higher rewrite speed as compared to EEPROM. Also, MRAM has a read speed and write speed as fast as DRAM. MRAM has many remarkable advantages as described above, it is expected that MRAM is a promising memory device replacing existing all solid state memory devices.
An access method for reading and writing from and to MRAM is dependent on the configuration of the memory cells and the placement of the bit lines and word lines. Hereinafter, for the cell configuration in which one memory cell is composed of one TMR element and one selection transistor, a reading and writing method will be described.
First, a typical structure of MRAM will be described. One end of a TMR element making up a memory cell is connected to the drain of a selection transistor, and the other end of the TMR element is connected to a bit line. The bit line is disposed above the TMR element in the cross-sectional view of the memory cell. The direction of extension of the bit line is referred to as a first direction. Since the memory cells are arranged in two dimensions with a matrix-like configuration in a memory array area, a plurality of memory cells (TMR elements) are connected to one bit line. This is similar to a typical DRAM. The drain of the selection transistor is usually connected to the TMR element through conductive plugs within a plurality of via holes or through holes and interconnect lines.
The source of the selection transistor is maintained at the ground potential, and the gate electrode of the selection transistor is formed as a portion of a word line extending in the second direction orthogonal to the first direction. The word line is made of a low resistive semiconductor material, such as doped polycrystalline silicon. Thus, the gate electrodes of the selection transistors arranged in the second direction forms a common word line. This is similar to DRAM.
Further, in the cross-sectional view of the TMR element, the word line is disposed extending in the second direction in a region below the TMR element.
The method for writing and reading will be described with respect to the memory cell having a structure as described above. First, the writing of information into the memory cell utilizes the bit line and word line. As described above, the bit lines and the write word lines are extending in different directions, and are disposed in a lattice-like arrangement with an orthogonal relationship. By selecting one bit line and one write word line a corresponding memory cell situated at the intersection of the two lines can be selected.
Currents in the predetermined directions are fed through the bit and write word lines selected. This makes the resultant of a magnetic field created by a current flowing through the bit line and a magnetic field created by a current flowing through the write word line. This composite magnetic field determines the magnetization direction of the free layer above-described. For example, the information corresponding to “1” makes the magnetization direction of the free layer opposite to that of the pin layer, thereby increasing the resistance value of the TMR element. On the other hand, the information corresponding to “0” makes the magnetization direction of the free layer coincident with that of the pin layer, thus decreasing the resistance value of the TMR element. Therein, the pin layer has been magnetized in a predetermined orientation, in advance.
In this way, in order to read information from the memory cells in which the information has been written, the bit lines and read word lines are used. In the same manner as described above, by selecting one bit line and one read word line, a memory cell situated at the intersection of the two lines is selected. By activating the gate electrode (read word line) of the selection transistor of the memory cell selected, the selection transistor is brought to the ON state, and thus a resistance value between the bit line and the ground is measured to detect the information (whether high resistance or low resistance). Thus, the information is read out.
As described above, an MRAM device has noticeable advantages over other memory devices, but also it has various problems in achieving high reliability and high integration into comercial application. For example, the problems include the reduction of variations in write magnetization and the stabilization of the pin layer. In particular, because such an MRAM device uses tunnel current, the insulating layers need to be made extremely thin, and as such improving the stability and uniformity of the insulating layers are significant challenges.
For example, as MRAM cell size is reduced, the flow of current per unit area of the TMR cells becomes larger, resulting in a deterioration of the reliability. There is a minimum current capacity required to detect a change in the resistance of a TMR element, independently of the degree of reduced size of the cells. Therefore, as TMR cells become smaller, the density of current flowing through the cells becomes higher. T
Asano Hideo
Kitamura Koji
Miyatake Hisatada
Noda Kohki
Sunaga Toshio
Kotab Dominic M.
Nguyen Viet Q.
Zilka-Kotab, PC
LandOfFree
Non-volatile memory device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Non-volatile memory device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Non-volatile memory device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3344224