Multitask processor architecture having a plurality of instructi

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

3642282, 3642303, 364DIG1, 395677, G06F 906

Patent

active

056008376

ABSTRACT:
A processor architecture for executing a current task among a plurality of possible tasks. The architecture includes: a plurality of instruction pointers respectively associated with the tasks and each storing the address of the current instruction to be executed of the associated task, only one of these pointers being enabled at a time to supply an address to the memory; a priority level decoder including circuitry for assigning a predetermined priority level to each request signal and for enabling the instruction pointer associated with the active request signal having the highest priority level; and a mechanism for incrementing the content of the enabled instruction pointer and for reinitializing it at the start address of the associated program when its content reaches the end address of the associated program.

REFERENCES:
patent: 4352157 (1982-09-01), Namimoto et al.
patent: 4462074 (1984-07-01), Linde
patent: 5016162 (1991-05-01), Epstein et al.
patent: 5255384 (1993-10-01), Sachs et al.
The 19th Annual International Symposium on Computer Architecture, May 19-21, 1992, Gold Coast Australia, "An Elementary Processor Architecture with Simultaneous Instruction Issuing From Multiple Threads", pp. 136-145.
The 17th Annual International Symposium on Computer Architecture, May 28-31, 1990, Seattle, WA IEEE Computer Society Press, Los Alamitos, CA, "April: A Processor Architecture for Multiprocessing" Anant Agarwal, et al., pp. 104-114.
The 15th Annual International Symposium on Computer Architecture, May 30-Jun. 2, 1988, Honolulu, Hawaii, IEEE Computer Society, "MASA: A Multithreaded Processor Architecture for Parallel Symbolic Computing", Robert H. Halsted, Jr., et al., pp. 443-451.
1994 International Conference on Parallel and Distributed Systems, IEEE Computer Society Press, Los Alamitos, CA, "A Fast Switching Double Processing Architecture for Multi-Tasking Real-Time Systems", Tein-Hsiang Lin, et al., pp. 82-87.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Multitask processor architecture having a plurality of instructi does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Multitask processor architecture having a plurality of instructi, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multitask processor architecture having a plurality of instructi will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-688826

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.