Electrical computers and digital processing systems: memory – Storage accessing and control – Shared memory area
Patent
1997-04-29
1999-02-23
Chan, Eddie P.
Electrical computers and digital processing systems: memory
Storage accessing and control
Shared memory area
711 5, 711105, 711148, 711149, 711150, H01L 2978
Patent
active
058754709
ABSTRACT:
Provides within a semiconductor chip a plurality of internal DRAM arrays connected to each section data bus. A cross-point switch simultaneously connects the plural section data buses to a corresponding plurality of port registers that transfer data between a plurality of ports (I/O pins) on the chip and the section data buses in parallel in either data direction to effectively support a high multi-port data rate to/from the memory chip. For any section, the data may be transferred entirely in parallel between the associated port and a corresponding port register, or the data may be multiplexed between each port and its port register in plural sets of parallel bits. Each of the DRAM banks in the chip is addressed and accessed in parallel with the other DRAM banks through a bank address control in the chip which receives all address requests from four processors in a computer system. Each section data bus is comprised of a large number of data lines that transfer data bits in parallel to/from all of DRAM cells in an address-selected row in one of the DRAM banks at a time in each section. The four DRAM section buses in the chip may be transferring data at the same time in independent directions to/from the four chip ports.
REFERENCES:
patent: 4745545 (1988-05-01), Schiffleger
patent: 5043874 (1991-08-01), Gagliardo et al.
patent: 5261059 (1993-11-01), Hedberg et al.
patent: 5440713 (1995-08-01), Lin et al.
patent: 5514884 (1996-05-01), Hively et al.
Dreibelbis Jeffrey Harris
Ellis Wayne Frederick
Heller, Jr. Thomas James
Ignatowski Michael
Kalter Howard Leo
Chan Eddie P.
Ehrlich Marc A.
Goldman Bernard M.
International Business Machines - Corporation
Nguyen Than V.
LandOfFree
Multi-port multiple-simultaneous-access DRAM chip does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multi-port multiple-simultaneous-access DRAM chip, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-port multiple-simultaneous-access DRAM chip will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-315906