Multi-bank testing apparatus for a synchronous dram

Static information storage and retrieval – Read/write circuit – Including signal comparison

Reissue Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S201000, C365S230030

Reissue Patent

active

10334147

ABSTRACT:
A multi-bank testing apparatus for a synchronous DRAM, which allows all banks of the synchronous DRAM to simultaneously carry out their write and read operations in a test mode, thereby being capable of testing the entire bank in order to reduce the test time being likely to increase in accordance with an increased memory integration degree. The multi-bank testing apparatus includes a row address strobe generating unit for enabling a word line to transmit data from cells to bit line sense amplifiers in each bank of the synchronous DRAM, a column address strobe generating unit for generating a signal adapted to enable transistors respectively adapted to couple bit lines carrying data, amplified by the bit line sense amplifiers, to local data bus lines, input/output sense amplifiers for amplifying data on the local data bus lines, respectively, a transmission gate unit for controlling transmission of data from the input/output sense amplifiers to global read data bus lines, and an input/output comparing unit for compressing data from the input/output sense amplifiers prior to the transmission thereof to the global read data lines.

REFERENCES:
patent: 4464750 (1984-08-01), Tatematsu
patent: 4744061 (1988-05-01), Takemae et al.
patent: 4782486 (1988-11-01), Lipcon et al.
patent: 4868823 (1989-09-01), White et al.
patent: 5228000 (1993-07-01), Yamagata
patent: 5274648 (1993-12-01), Eikill et al.
patent: 5383193 (1995-01-01), Pathak et al.
patent: 5400281 (1995-03-01), Morigami
patent: 5450364 (1995-09-01), Stephens et al.
patent: 5511029 (1996-04-01), Sawada et al.
patent: 5587950 (1996-12-01), Sawada et al.
patent: 5757809 (1998-05-01), Kiso et al.
patent: 5802005 (1998-09-01), Nakamura et al.
patent: 5959930 (1999-09-01), Sakurai
patent: 5982684 (1999-11-01), Schwartzlow et al.
patent: 5995424 (1999-11-01), Lawrence et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Multi-bank testing apparatus for a synchronous dram does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Multi-bank testing apparatus for a synchronous dram, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-bank testing apparatus for a synchronous dram will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3921363

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.