Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2002-09-20
2004-06-15
Wilczewski, Mary (Department: 2822)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S213000, C257S401000, C438S981000
Reexamination Certificate
active
06750512
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to semiconductor devices, and more specifically to a high efficiency MOS semiconductor device and to a process for manufacturing the same.
2. Description of Related Art
In electronic devices, such as those for radio frequency applications, the signals must be treated so as to prevent altercation of the same inside the device. Therefore, in the devices all the factors that can bring about a perturbation of the signal waveform or which can add noise to the signal must be minimized. Such factors, ion the radio frequency devices, must be researched in the presence of the parasitic capacitances and in problems linked to the main physics-structural parameters, as the problem related to the power dissipation of the MOS technology device in the stationary state which is linked to the resistance of the device in the on state(Rdson). Thereby, there is the exigency of researching structural solutions to allow the achievement of both an optimization of such physic-structural parameters and a parasitic capacitance reduction.
The parasitic capacitance reduction of MOS technology semiconductor devices is linked to the use of the prefixed thickness of the field or gate oxide layers and of the dielectric layers. Such devices include active zones for treating the radio frequency signal and other electric signals which are necessary for the device's operation, and inactive zones assigned, for example, to the output and the input of the electric signals, such as the “gate-bus” and “gate-pad”. In such inactive zones, the main parasitic capacitance which must be reduced is represented by the gate-drain capacitance.
There is known the possibility of reducing such capacitance by forming shield regions (this is semiconductor regions doped with P-type dopant in the case of an N-channel MOS device) connected with the source terminal of the device, as shown in FIG.
1
. In such figure, a final structure of a shielded pad is shown with a thick silicon oxide layer
11
(the even field oxide), a dielectric layer
12
, a metal layer
13
, and a passivation layer
14
only in the periphery parts of the structure. Such layers are placed over an N-type epitaxial layer
10
which constitutes the drain of the device and which is placed over a N-type substrate which is not shown.
In a central part A of the structure of
FIG. 1
, which constitutes the pad, the field oxide layer
11
has a lower thickness than in the periphery parts; this is due to the fact that, in the central part A, before the deposition of the dielectric layer
12
, the field oxide layer
11
is attached and removed for providing an N-type dopant implant (typically there is used the same implant that allows the formation of a P-type semiconductor ring in the edge structure of the device). Successively, a thin silicon oxide layer
16
is formed in the central part A. After a P-type dopant diffusion, a P-type semiconductor well
15
is formed inside the N-type epitaxial layer and under the oxide layer of the central part, and the well is connected with the source terminal of the device.
In such a way, as shown in
FIG. 2
, the gate-drain capacitance Cgd is divided into a series of a gate-source capacitance Cgs due to the oxide layer and a drain-source differential capacitance Cds that changes according to the values of the potentials of the source and drain terminals. The capacitance Cgd changes essentially with the differential capacitance Cds when the source-drain voltage is not zero, while it depends principally on the capacitance Cgs when the source-drain voltage is zero. Since the capacitance Cgs is inversely proportional to the silicon oxide layer thickness, such capacitance will have a high value.
SUMMARY OF THE INVENTION
In view of the state of the art described above, it is an object of the present invention to provide a novel high efficiency MOS semiconductor device and a process for manufacturing the same.
One embodiment of the present invention provides a MOS semiconductor device formed on a substrate of a first conductivity type. The device includes active zones for elementary active elements, and at least one inactive zone suitable for electric signal input or output. The substrate is connected with the drain terminal of the device, and at least one of the elementary active elements includes a body region of a second conductivity type that is connected with the source terminal of the device. The at least one inactive zone includes a semiconductor region of the second conductivity type formed in the substrate and adjacent a surface of the substrate, a conductive layer located over the semiconductor region, and a silicon oxide layer located between the semiconductor region and the conductive layer. The silicon oxide layer has alternating first zones and second zones that are contiguous to each other, with the first zones having a greater thickness than the second zones.
Another embodiment of the present invention provides a method for manufacturing a MOS semiconductor device that includes the formation of elementary active elements in active zones of the device. According to the method, there is the masking and successive implantation and diffusion of dopant of a first conductivity type in a semiconductor substrate of a second conductivity type to form body regions of the elementary active elements. A field oxide layer is formed on the substrate in inactive zones of the device, and the field oxide layer in the inactive zones is masked and selectively attacked so as to remove the field oxide layer only in at least two selected parts. Dopant of the first conductivity type is implanted in the semiconductor substrate of the second conductivity type in the inactive zones in order to form semiconductor regions of the first conductivity type under the at least two selected parts of the field oxide layer. The dopant is thermally diffused in the substrate in order to merge together the adjacent regions of the first conductivity type and to simultaneously form silicon oxide in the at least two selected parts in order, so as to obtain a silicon oxide layer having an alternation of at least two first zones and at least two second zones that are contiguous between to each other, with the first zones having a greater thickness than the second zones. A conductivity layer is deposited over the silicon oxide layer.
The present invention makes it possible to form a high efficiency MOS semiconductor device that has a lower gate-drain capacitance in the inactive zones such as the gate-pad or the gate-bus.
Other objects, features, and advantages of the present invention will become apparent from the following detailed description. It should be understood, however, that the detailed description and specific examples, while indicating preferred embodiments of the present invention, are given by way of illustration only and various modifications may naturally be performed without deviating from the present invention.
REFERENCES:
patent: 4680853 (1987-07-01), Lidow et al.
patent: 5237194 (1993-08-01), Takahasi
patent: 5298770 (1994-03-01), Im
patent: 5475252 (1995-12-01), Merrill et al.
patent: 6054737 (2000-04-01), Magri′ et al.
patent: 6093588 (2000-07-01), De Petro et al.
patent: 6525383 (2003-02-01), Stecher
patent: 2002/0084486 (2002-07-01), Chau et al.
patent: 0 747 968 (1996-12-01), None
patent: 0 780 897 (1997-06-01), None
patent: 03235368 (1991-10-01), None
European Search Report dated Mar. 12, 2002 for European Patent Application No. 01830599.
Ponzio Paola Maria
Schillaci Antonino
Bongini Stephen
Fleit Kain Gibbons Gutman Bongini & Bianco P.L.
Jorgenson Lisa K.
Lewis Monica
STMicroelectronics S.r.l.
LandOfFree
MOS semiconductor device having inactive zone with... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with MOS semiconductor device having inactive zone with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and MOS semiconductor device having inactive zone with... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3297491