MOS ram cell having improved refresh time

Static information storage and retrieval – Read/write circuit – Data refresh

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365174, 357 40, 307238, G11C 1140

Patent

active

041527798

ABSTRACT:
In a microelectronic, metal-oxide-semiconductor dynamic random access memory cell having an MOS capacitance signal storage region, leakage current has been found to have a critical dependence upon the voltage level at which the storage gate is operated (V.sub.STORE). The leakage rate undergoes a sharp transition to a low state below a certain critical V.sub.STORE. This transition is due to the shutting off of the leakage from the periphery and field region around the cell. Consequently, maximum refresh time is achieved by modifying the cell to permit operation of the storage gate below the critical voltage, which may be at or near ground level. For an n-channel cell, permanently shifting the flatband voltage at the silicon-oxide interface of the storage capacitor in the negative direction can generate a potential well for charge storage with a very small V.sub.STORE. Preferably, this flatband voltage shift is achieved by a shallow implant of a donor impurity in the silicon surface of the storage region of an n-channel device, or an acceptor impurity for a p-channel device.
The critical maximum V.sub.STORE is a function of the channel-stop doping level. Increasing the channel-stop doping level results in a higher critical V.sub.STORE without a significant increase in leakage; however, since circuit speed and breakdown voltage are reduced by increased channel-stop doping, such an alternative option cannot fully offset the need for a shift in the flatband voltage, so that the low leakage condition is achieved by a combination of increased channel-stop doping and shifted flatband to permit lower V.sub.STORE.

REFERENCES:
patent: 3387286 (1968-06-01), Dennard
patent: 3720922 (1973-03-01), Kosonoky

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

MOS ram cell having improved refresh time does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with MOS ram cell having improved refresh time, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and MOS ram cell having improved refresh time will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-635219

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.