Electrical computers and digital processing systems: memory – Storage accessing and control – Shared memory area
Patent
1996-09-17
1998-12-01
Swann, Tod R.
Electrical computers and digital processing systems: memory
Storage accessing and control
Shared memory area
711124, 711150, 711154, G06F 1200
Patent
active
058453229
ABSTRACT:
An architecture and method for communicating between multiple processors. In one embodiment, first data is transferred from a first processor into a first memory. In the present embodiment, multiplexing circuitry connects the first processor to the first and second memories, but the first processor only has access to the first memory. Similarly, second data is transferred from the second processor into the second memory. Multiplexing circuitry connects the second processor to the first and second memories, but the second processor only has access to the second memory. In the present embodiment, the multiplexing circuitry switches the connection between the first processor and the first and second memories and the second processor and the first and second memories. In so doing, the first processor is switched from having access only to the first memory to having access only to the second memory. Likewise, the second processor is switched from having access only to the second memory to having access only to the first memory. Next, the second data is transferred from the second memory into the first processor such that the first processor receives the second data previously transferred into the second memory by the second processor. Similarly, the first data is transferred from the first memory into the second processor such that the second processor receives the first data previously transferred into the first memory by the first processor. In such a manner, the present invention provides for communication between multiple processors.
REFERENCES:
patent: 4481578 (1984-11-01), Hughes et al.
patent: 4539656 (1985-09-01), Abrant
patent: 4760521 (1988-07-01), Rehwald et al.
patent: 5136500 (1992-08-01), Lemay et al.
patent: 5182801 (1993-01-01), Asfour
patent: 5287485 (1994-02-01), Umina et al.
patent: 5454095 (1995-09-01), Kraemer et al.
Swann Tod R.
Tzeng Fred F.
VLSI Technology Inc.
LandOfFree
Modular scalable multi-processor architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Modular scalable multi-processor architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Modular scalable multi-processor architecture will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2403715