Methods for making semiconductor device structures with...

Semiconductor device manufacturing: process – Chemical etching – Combined with coating step

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S253000, C438S396000, C438S637000, C438S778000

Reexamination Certificate

active

06812150

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to the fabrication of semiconductor device structures. More particularly, the present invention relates to semiconductor device structures with capacitor containers, contact apertures, or other openings therein that have increased height-to-width ratios. Further, the present invention relates to methods of making semiconductor device structures having capacitor containers, contact apertures, or other openings therein with increased aspect ratios.
2. Background of the Related Art
In computer semiconductor devices, such as dynamic random access memory (DRAM) semiconductor device modules, the memory capacitors typically are formed inside containers, such as phosphosilicate glass (PSG), borosilicate glass (BSG), or borophosphosilicate glass (BPSG) containers, through etching techniques. An exemplary partially fabricated semiconductor device structure
10
is schematically illustrated in
FIG. 1. A
conductive plug
11
located between neighboring conductive structures
12
, such as transistor gate stacks, forms electrical contact with an active device region
14
of a semiconductor substrate
16
, e.g., a silicon (Si) wafer. A planarized insulating layer
18
, such as a BPSG layer, surrounds the conductive structures
12
. The conductive plug
11
is formed within an opening through the insulating layer
18
. A structural layer
20
having a height, H, overlies the insulating layer
18
and may also be formed of BPSG or similar material. A capacitor container
22
having a width W is formed in the structural layer
20
, generally by etching the structural layer
20
through a photomask (not shown). The capacitor container
22
is a generally cylindrical cavity formed contiguous with the conductive plug
11
(or an active device region
14
of the semiconductor substrate
16
) and includes sidewalls
24
that extend to an opening in the insulating layer
18
.
Typically, etching techniques include the depositing, masking and patterning of protective layers, such as photoresists (not shown), which act as templates and may be patterned to form photomasks (not shown) through which structures in the desired layer (e.g., structural layer
20
) of a semiconductor device structure may be defined. Wet etch or dry etch techniques may be employed to define semiconductor device structures. In contrast with wet etch techniques, techniques involving dry etch, including, without limitation, glow-discharge sputtering, ion milling, reactive ion etching (RIE), reactive ion beam etching (RIBE), plasma etching, point plasma etching, magnetic ion etching, magnetically enhanced reactive ion etching, plasma enhanced reactive ion etching, electron cyclotron resonance and high-density plasma etching, are capable of etching in a substantially anisotropic fashion. This means that the target area of a substrate is etched primarily in a substantially vertical direction relative to the exposed, or active, surface of the substrate. Thus, such dry etch techniques are capable of defining structures with substantially vertical sidewalls. Consequently, such dry etch techniques are capable of accurately reproducing the features of a photomask. Due to a trend in semiconductor fabrication processes toward decreased dimensions of structures on semiconductor devices, dry etching is often desirable for defining structures upon semiconductor device substrates.
Concurrent with ever-decreasing die sizes, the width (or diameter) of capacitor containers must be reduced. However, DRAM capacitors of sufficient size to store and maintain the requisite amount of charge to permit the necessary refresh time must still be provided.
Accordingly, it has been proposed to fabricate capacitor containers of dielectric materials having higher dielectric constants than materials typically utilized. However, a change in material would cause a substantial interference with existing semiconductor manufacturing processes and, thus, such solution is undesirable.
As capacitance is a function of the surface area of the capacitor, tremendous efforts have been made in the semiconductor industry to maintain or increase the surface areas of capacitors, despite a decrease in the widths of capacitor containers. By increasing the surface area of the container, and thus an electrode associated therewith, capacitance charge may be maintained, or even increased, for a capacitor container having a reduced width. Typically, surface areas of capacitors are increased by the formation of an enhanced surface area layer, such as a hemispherical grain (HSG) polysilicon layer, on the interior surface of the capacitor container. The HSG polysilicon layer increases the surface area of the capacitor container due to the three-dimensional hemispherical configuration and convolutions of the silicon. While this technique creates a capacitor container with an increased surface area relative to a similarly sized capacitor container that is not lined with HSG polysilicon, surface area is still limited by the confines of the capacitor container structure. That is, an HSG polysilicon-lined capacitor container having a smaller width will have a lesser surface area than an HSG polysilicon-lined capacitor container having a larger width, assuming the two capacitor containers have a substantially equivalent height.
A further approach to enhancing the total surface areas of capacitor containers involves modifying the geometrical layout of the containers. However, the usefulness of this technique is similarly limited by the confines of the capacitor container in that a particular geometrical layout in a capacitor container having a smaller width will have a lesser surface area than a similar geometrical layout in a capacitor container having a larger width and a substantially equivalent height.
As surface area is a function not only of the width of the capacitor container but also of the height thereof, a decrease in width accompanied by a proportional increase in height theoretically would provide a capacitor container having identical surface area. However, there are limitations to forming a large height-to-width ratio using known etching techniques due to the limitations of selective etching. For instance, preservation of the surface underlying the etched layer may become compromised if the aspect ratio of the capacitor container is too great.
As shown in FIG.
1
and previously described, integrated circuits, such as DRAM semiconductor device structures, typically include conductive structures
12
, such as transistor gates, formed on the surface
16
a
of the semiconductor substrate
16
. In addition to capacitor containers
22
, semiconductor device structures typically also include contact apertures (not shown) formed in the structural layer
20
, generally by etching the structural layer
20
. Like capacitor containers
22
, contact apertures are typically cylindrical cavities formed contiguous with a conductive plug
11
(or an active device region
14
of the semiconductor substrate
16
). Through these contact apertures, digit lines (not shown) can contact the source or drain regions (not shown) of the transistor formed in the semiconductor substrate
16
, as desired.
As is apparent, if the height of a capacitor container
22
is increased to maintain the necessary capacitance, the height of the contact apertures (not shown) similarly must increase. However, due to reduced die sizes and increased feature densities, this height increase must occur without increasing the width (or diameter) of the contact aperture. However, as contact apertures typically are etched, formation of a large height-to-width ratio is limited by the limitations of selective etching, as previously described.
Based upon the above, the inventor has recognized that a semiconductor device structure and method for manufacturing such structure that has one or more capacitor containers, contact apertures, or other openings therein with increased height-to-width ratios over those which may be formed using conventi

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods for making semiconductor device structures with... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods for making semiconductor device structures with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods for making semiconductor device structures with... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3299819

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.