Static information storage and retrieval – Read/write circuit – Differential sensing
Reexamination Certificate
2003-06-10
2004-09-21
Nelms, David (Department: 2818)
Static information storage and retrieval
Read/write circuit
Differential sensing
C365S189090, C365S158000
Reexamination Certificate
active
06795359
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to current measurement. For example, current may be measured to sense status of resistor-based memory devices such as magneto-resistive random access memory (MRAM) devices, which store logic values as resistive states of memory cells.
BACKGROUND OF THE INVENTION
FIG. 1
shows one example of a resistor-based memory array architecture called a crosspoint array. The memory array
8
includes a plurality of row lines
6
arranged orthogonally to a plurality of column lines
12
. Each row line is coupled to each of the column lines by a respective resistive memory cell
14
. The resistance value of each memory cell stores one of two or more logical values depending on which of a plurality of resistance values it is programmed to exhibit. A characteristic of the crosspoint array having resistance cells
14
connected to row and column lines is that there are no memory cell access transistors in the array.
A MRAM device is one approach to implementing a resistance-based memory. In a MRAM each resistive memory cell typically includes a pinned magnetic layer, a sensed magnetic layer and a tunnel barrier layer between the pinned and sensed layers. The pinned layer has a fixed magnetic alignment, and a magnetic alignment of the sensed layer can be programmed to different orientations. The resistance of the cell varies, depending on the alignment of the sensed layer. One resistance value, e.g., a higher value, is used to signify a logic “one” while another resistance value, e.g., a lower value, is used to signify a logic “zero”. The stored data is read by sensing respective resistance values of memory cells and interpreting the resistance values thus sensed as logic states of the stored data.
For binary logic state sensing, the absolute magnitude of memory cell resistance need not be known, only whether the resistance is above or below a threshold value that is intermediate to the logic one and logic zero resistance values. Nonetheless, sensing the logic state of a MRAM memory element is difficult because the technology of the MRAM device impose multiple constraints.
A MRAM cell resistance is sensed at the column line of the addressed cell. In order to sense the cell, a row line connected to that cell is typically grounded while the remaining row lines and column lines are held at a particular voltage. Reducing or eliminating transistors from a memory cell tends to reduce the cell area requirements, increasing storage density and reducing costs. A cell of a crosspoint array, as discussed above, includes no transistors. This is achieved by allowing each resistive element to remain electrically coupled to respective row and column lines at all times. As a result, when a memory cell is sensed, it is also shunted by a significant sneak current path through the other memory cells of the addressed row line.
In a conventional MRAM device, the high resistance state has a resistance of about 1 M&OHgr;. An element in a low resistance state has a resistance of about 950 K&OHgr;. The differential resistance between a logic one and a logic zero is, thus, typically about 50 K&OHgr; or about 5% of scale. Accordingly, a sensing voltage across a sensed MRAM device varies by about 5% of scale between the logic one and logic zero states.
One approach to sensing MRAM resistance is to integrate a current corresponding to sensing voltage over time, and to sample the resulting integrand voltage. This can be done by applying a voltage to an input of a transductance amplifier, and accumulating a current output by the amplifier with a capacitor.
FIG. 2
shows the theoretical change of voltage on such a capacitor with time. The time interval t
m
that the capacitor voltage V
cap
takes to rise from an initial voltage V
init
to a reference voltage V
ref
is related to the voltage applied at the input of the transductance amplifier.
A conventional sensing technique compares V
cap
with V
ref
, allowing V
cap
to increase until V
cap
exceeds V
ref
and then discharging a capacitor until V
cap
is again below V
ref
. Pulses indicating a comparison result can be counted to measure the sensing voltage, which, in turn, indicates an element's resistance state. Problems arise, however, when large counts accumulate during a sampling period.
BRIEF SUMMARY OF THE INVENTION
The present invention provides techniques in which currents supplied to a capacitor during and discharging intervals are set to affect counts.
According to an exemplary embodiment of the present invention, an MRAM cell logic state is sensed by configuring a memory cell so as to form a sensing voltage across the cell that is related to a resistance of the cell. The sensing voltage is applied to an input of a transconductance amplifier, which outputs a sensing current related to the sensing voltage. The sensing current is integrated over time to measure the sensing voltage.
During integration, the sensing current is summed alternately with either a positive or a negative current. The positive current summed with the amplified sensing current charges the capacitor until it exceeds a reference voltage, and then the negative current summed with the amplified sensed current discharges the capacitor until it is again below the reference voltage. Pulses are provided periodically to a digital counter, with an UP count pulse provided when the capacitor exceeds the reference voltage, and a DOWN count pulse provided when the reference voltage exceeds that on the capacitor. By comparing the count value of the digital counter to a threshold value at a known time interval after initializing the counter, the logical state of the sensed MRAM cell can be ascertained. If the magnitude of positive current is maintained below the negative current, that is, I
up
<I
down
, then the range of the counter is improved by reducing the count over each sampling period.
These and other features and advantages of the invention will be more clearly understood from the following detailed description, which is provided in connection with the accompanying drawings.
REFERENCES:
patent: 6462981 (2002-10-01), Numata et al.
patent: 6597598 (2003-07-01), Tran et al.
Dickstein , Shapiro, Morin & Oshinsky, LLP
Ho Tu-Tu
Nelms David
LandOfFree
Methods and apparatus for measuring current as in sensing a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Methods and apparatus for measuring current as in sensing a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods and apparatus for measuring current as in sensing a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3235850