Electrolysis: processes – compositions used therein – and methods – Electrolytic erosion of a workpiece for shape or surface... – With measuring – testing – or sensing
Reexamination Certificate
2000-05-12
2002-09-10
Valentine, Donald R. (Department: 1741)
Electrolysis: processes, compositions used therein, and methods
Electrolytic erosion of a workpiece for shape or surface...
With measuring, testing, or sensing
C205S651000, C205S670000, C205S672000, C204S22400M, C204S228700
Reexamination Certificate
active
06447668
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to methods and apparatus for electropolishing metal layers on semiconductor wafers. More particularly, the present invention relates to a system for electropolishing interconnections in semiconductor devices formed on semiconductor wafers.
2. Description of the Related Art
In general, semiconductor devices are manufactured or fabricated on disks of semiconducting materials called wafers or slices. More particularly, wafers are initially sliced from a silicon ingot. The wafers then undergo multiple masking, etching, and deposition processes to form the electronic circuitry of semiconductor devices.
During the past decades, the semiconductor industry has increased the power of semiconductor devices in accordance with Moore's law, which predicts that the power of semiconductor devices will double every 18 months. This increase in the power of semiconductor devices has been achieved in part by decreasing the feature size (i.e., the smallest dimension present on a device) of these semiconductor devices. In fact, the feature size of semiconductor devices has quickly gone from 0.35 microns to 0.25 microns, and now to 0.18 microns. Undoubtedly, this trend toward smaller semiconductor devices is likely to proceed well beyond the sub-0.18 micron stage.
However, one potential limiting factor to developing more powerful semiconductor devices is the increasing signal delays at the interconnections (the lines of conductors, which connect elements of a single semiconductor device and/or connect any number of semiconductor devices together). As the feature size of semiconductor devices has decreased, the density of interconnections on the devices has increased. However, the closer proximity of interconnections increases the line-to-line capacitance of the interconnections, which results in greater signal delay at the interconnections. In general, interconnection delays have been found to increase with the square of the reduction in feature size. In contrast, gate delays (i.e., delay at the gates or mesas of semiconductor devices) have been found to increase linearly with the reduction in feature size.
One conventional approach to compensate for this increase in interconnection delay has been to add more layers of metal. However, this approach has the disadvantage of increasing production costs associated with forming the additional layers of metal. Furthermore, these additional layers of metal generate additional heat, which can be adverse to both chip performance and reliability.
Consequently, the semiconductor industry has started to use copper rather than aluminum to form the metal interconnections. One advantage of copper is that it has greater conductivity than aluminum. Also, copper is less resistant to electromigration (meaning that a line formed from copper will have less tendency to thin under current load) than aluminum. However, one significant disadvantage to using copper has been its tendency to bleed into the silicon substrate, thus contaminating the semiconductor device.
Additionally, before copper can be widely used for interconnections, new processing techniques are required. More particularly, in a conventional damascene process, metal is patterned within canal-like trenches and/or vias. The deposited metal is then polished back using chemical mechanical polishing (“CMP”). In general, depending on the interconnection structure design, anywhere from half a micron to 1.5 millimeters of metal needs to be polished. Polishing such a large quantity of metal using conventional CMP requires a long polishing time and consumes a large quantity of slurry, which leads to high manufacturing costs.
SUMMARY OF THE INVENTION
The present invention relates to an end-point detector for detecting the end-point of an electropolishing process of a metal layer formed on a wafer. The end-point detector is disposed adjacent the nozzle used to electropolish the wafer. In one embodiment, the end-point detector is configured to measure the optical reflectivity of the portion of the wafer being electropolished.
REFERENCES:
patent: 2751344 (1956-06-01), Kienberger et al.
patent: 4078980 (1978-03-01), Harris et al.
patent: 4304641 (1981-12-01), Grandia et al.
patent: 5096550 (1992-03-01), Mayer et al.
patent: 5217586 (1993-06-01), Datta et al.
patent: 5421987 (1995-06-01), Tzanavaras et al.
patent: 5443707 (1995-08-01), Mori
patent: 5489341 (1996-02-01), Bergman et al.
patent: 5516412 (1996-05-01), Andricacos et al.
patent: 5567300 (1996-10-01), Datta et al.
patent: 5584310 (1996-12-01), Bergman et al.
patent: 5620581 (1997-04-01), Ang
patent: 5670034 (1997-09-01), Lowery
patent: 5678320 (1997-10-01), Thompson et al.
patent: 5744019 (1998-04-01), Ang
patent: 5865984 (1999-02-01), Corbin, Jr. et al.
patent: 6017437 (2000-01-01), Ting et al.
patent: 0 257 670 (1988-03-01), None
patent: 90/00476 (1990-01-01), None
patent: 95/20064 (1995-07-01), None
Contolini et al., “Copper Electroplating Process for Sub-Half-Micron ULSI Structures,”VMIC Conference 1995 ISMIC—104/95/0322, (Jun. 27-29, 1995) 322-328.
Devaraj et al., “Pulsed Electrodeposition of Copper,”Plating & Surface Finishing(Aug. 1992) 72-78.
Dubin et al., “Copper Plating Techniques for ULSI Metallization,”Advanced MicroDevices, (No Date).
Dubin, V. M., “Electrochemical Deposition of Copper On-Chip Interconnects,”Advanced MicroDevices.
Gauvin et al., “The Effect of Chloride Ions on Copper Deposition,”J. of Electrochemical Society, (Feb. 1952) vol. 99, 71-76.
Osero, N.M., “An Overview of Pulse Plating,”Plating and Surface Finishing, (Mar. 1986).
Passal, F., “Copper Plating During the Last Fifty Years,”Plating(Jun. 1959) 628-638.
Singer, P., “Copper Goes Mainstream: Low k to Follow,”Semiconductor International(Nov. 1997) 67-69.
Patent Abstracts of Japan, “Plating Method,” Publication No. 57171690, Publication Date: Oct. 22, 1982.
Patent Abstracts of Japan, “Partial Plating Device,” Publication No. 01234590, Publication Date Sep. 19, 1989.
ACM Research, Inc.
Valentine Donald R.
LandOfFree
Methods and apparatus for end-point detection does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Methods and apparatus for end-point detection, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods and apparatus for end-point detection will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2866383