Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2006-03-28
2006-03-28
Weiss, Howard (Department: 2814)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S640000, C257S774000
Reexamination Certificate
active
07018919
ABSTRACT:
In manufacturing a semiconductor integrated circuit device, an interconnect trench and a contact hole are formed in an interlayer insulating film formed over a first-level interconnect on a semiconductor substrate, a barrier film is formed inside of the trench and contact hole so that its film thickness increases from the center of the bottom of the hole toward the sidewalls all around the bottom of the contact hole, a copper film is formed over the barrier film, and a second-level interconnect and a connector portion (plug) are formed by polishing by CMP. In this way, the geometrically shortest pathway of an electrical current flowing from the second-level interconnect toward the first-level interconnect through a connector portion (plug) does not coincide with a thin barrier film portion which has the lowest electrical resistance, so that the current pathway can be dispersed and a concentration of electrons does not occur readily.
REFERENCES:
patent: 4666737 (1987-05-01), Gimpelson et al.
patent: 4720908 (1988-01-01), Wills
patent: 5739579 (1998-04-01), Chiang et al.
patent: 5891513 (1999-04-01), Dubin et al.
patent: 5998295 (1999-12-01), Madurawe
patent: 6181012 (2001-01-01), Edelstein et al.
patent: 6420786 (2002-07-01), Gonzalez et al.
patent: 6534866 (2003-03-01), Trivedi et al.
patent: 6613664 (2003-09-01), Barth et al.
Okutani, K. et al., “Properties of Aluminum Film Deposited by Low Energy and High Density Ion Bias Sputtering Method using Cusp Magnetic Field Electrode”, Jun. 12-3, 1990, VMIC Conference Proc. (IEEE), pp. 296-302.
Wada, J-l., et al., “Cu Damascene Process for 0.13 um Technology Generation using Self Ion Sputtering (SIS) with Ion Reflector”, Jun. 5-7, 2000, Proceed. of IEEE 2000 Internat. Interconnect Tech. Conf., p. 108-10.
“Semicon West 2000” Nikkei Microdevices, pp. 65-66.
Ashihara Hiroshi
Ishikawa Kensuke
Miyauchi Masanori
Saito Tatsuyuki
Saito Toshio
Antonelli, Terry Stout and Kraus, LLP.
Renesas Technology Corp.
LandOfFree
Method of manufacturing a semiconductor integrated circuit... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a semiconductor integrated circuit..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a semiconductor integrated circuit... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3539435