Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Grooved and refilled with deposited dielectric material
Reexamination Certificate
2000-12-21
2003-05-13
Zarabian, Amir (Department: 2822)
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Grooved and refilled with deposited dielectric material
C438S219000, C438S221000, C438S295000, C438S296000, C438S355000, C438S359000, C438S404000
Reexamination Certificate
active
06562694
ABSTRACT:
BACKGROUND OF THE INVENTION
The invention relates to a method of manufacturing a semiconductor device comprising semiconductor elements having semiconductor zones formed in a silicon wafer's monocrystalline top layer situated on a buried insulating layer, in which method a first series of process steps is carried out, inter alia, process steps wherein the wafer is heated to a temperature above 700° C., whereafter trenches are formed in the top layer which extend as far as the buried insulating layer and which do not intersect pn-junctions, which trenches are subsequently filled with an insulating material, after which a second series of process steps is finally carried out, wherein the semiconductor device is completed, in which second series of process steps the wafer does not exceed a temperature of 400° C.
In this method, for the starting material use is made of a wafer of silicon having a monocrystalline top layer situated on a layer of an insulating material buried in the wafer, said layer of insulating material generally being a layer of silicon oxide. This wafer is provided with semiconductor elements, such as bipolar transistors or MOS transistors. In the first series of process steps, semiconductor zones are formed in the top layer of this SOI (Silicon-On-Insulator) wafer, which semiconductor zones are of the opposite conductivity type which respect to the top layer, and, thus, form pn-junctions with said top layer. Insulating regions of silicon oxide are also often formed in the top layer by local thermal oxidation of said top layer. It is additionally possible to form layers of polycrystalline silicon, silicon oxide or silicon nitride on the top layer. This can be achieved by deposition or, alternatively, by chemical conversion of the surface of the top layer. In this first series of process steps, which form the “front-end” of the manufacturing process, the wafer is often heated to temperatures above 700° C., for example, to activate implanted ions, form silicon oxide by thermal oxidation or deposit layers. After this first series of process steps, trenches are formed in the top layer, which are subsequently filled with an insulating material. These trenches can be used, for example, to electrically insulate the semiconductor elements with respect to each other. In the second series of process steps, wherein the semiconductor device is completed, and which forms the “back-end” of the manufacturing process, a metallization which may comprise one or more layers of metal patterns and layers of insulating material is formed on the wafer. As a result of this metallization, the semiconductor elements are connected to one another. Finally, in practice, a few insulating layers and an envelope are provided. During this second series of processes, the wafer is only heated to temperatures which do not exceed said 400° C.
In U.S. Pat. No. 5,872,044, a description is given of a method of the type mentioned in the opening paragraph, wherein the trenches in the top layer are filled in two process steps. In the first step, the wall of the trenches is provided with a layer of silicon oxide by thermal oxidation. In the second step, the trench is further filled with polycrystalline silicon or silicon oxide.
As the trenches are not formed and subsequently filled until after said “frontend” process steps have been carried out, it is achieved that the filled trenches are not subjected again to the high temperatures at which these process steps are often carried out. If the trenches were formed and filled prior to carrying out the “front-end” processes, then mechanical stresses capable of causing undesirable crystal errors in the top layer would occur in the part of the top layer surrounded by the trenches due to heating of such filled trenches. The formation of said crystal errors is precluded because the trenches are not formed and subsequently filled until after the “front-end” processes have been carried out.
As the semiconductor elements are formed in a SOI wafer, a good vertical insulation of the semiconductor elements is achieved. As a result, the known method described above seems to be very suitable for the manufacture of semiconductor devices comprising semiconductor elements which can suitably be used to process high-frequency signals. However, in the manufacture of semiconductor devices used to process signals having frequencies above 10 GHz, it has been found that the known, above-described method is unsatisfactory. In the case of semiconductor elements which can suitably be used to process signals having such high frequencies, the semiconductor zones must be small and shallow, and also the interspace between the semiconductor zones should be small. To preclude mutual differences between the transistors, these small and shallow semiconductor zones should additionally be equally large and equally deep everywhere, viewed over the wafer. A bipolar transistor which can suitably be used to process such signals must, for example, have an n-type emitter zone having lateral dimensions of approximately 400 nm and a depth of approximately 50 nm, which emitter zone is formed in a p-type base zone having a depth of 200 nm, the thickness of the base zone then being 150 nm. These zones can be formed, for example, in an n-type top layer having a thickness of approximately 800 nm. When the known method is used, it is practically impossible to manufacture such transistors having said small emitter and base zones. In particular, it has been found to be practically impossible to manufacture emitter zones having such a small depth.
SUMMARY OF THE INVENTION
It is an object of the invention to provide a method which can be carried out more readily than the known method and which, in addition, makes it possible to manufacture semiconductor elements which are suitable to process signals having frequencies above 10 GHz. The invention particularly aims at providing a method which can suitably be used to manufacture semiconductor zones having a very small depth of, for example, less than 50 nm.
To achieve this, the method is characterized in accordance with the invention in that the trenches are filled with an insulating material by means of a deposition process in which the wafer is not heated to a temperature above 500° C.
In the above-described, known method, the walls of the trenches are provided with an approximately 50 nm thick layer of silicon oxide by thermal oxidation of the toplayer's silicon adjoining these walls. To this end, the wafer must be heated to a temperature of 900° C. for, for example, 30 minutes. Subsequently, the trenches are filled with polycrystalline silicon or silicon oxide. For this purpose, the wafer must be heated for several hours to a temperature of approximately 700° C. It has been found that such temperature treatments impede the formation of the desired shallow semiconductor zones.
In the known method, the wall of the trenches is provided with a very dense layer of thermally formed silicon oxide which will very well passivate the “dangling bonds” present on the wall of the trenches. The invention is based on the recognition that this is not necessary. As the trenches do not intersect pn-junctions, the trenches can be directly filled with insulating material without their walls being provided with a layer of a thermal oxide first. It has been found that a good mutual insulation of the semiconductor elements can be achieved if the trenches are filled with an insulating material whose density is smaller than that of thermally formed silicon oxide. Such a lower-quality insulating material can be readily deposited at temperatures below 400° C.
In a first example, the trenches are filled by depositing, in the trenches and next to the trenches, a layer of a synthetic resin on the wafer, whereafter windows are formed in this layer, which serve to make contact with the semiconductor elements situated under the layer. Preferably, said synthetic resin layer is a layer of benzocyclobutene (BCB). Such a layer can be provided by means of a customary spin-coating proces
Bancken Pascal Henri Leon
Dekker Ronald
Maas Henricus Godefridus Rafael
Timmering Cornelis Eustatius
Koninklijke Philips Electronics , N.V.
Thomas Toniae M.
Waxler Aaron
Zarabian Amir
LandOfFree
Method of manufacturing a semiconductor device comprising... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a semiconductor device comprising..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a semiconductor device comprising... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3047760