Semiconductor device manufacturing: process – Formation of semiconductive active region on any substrate – Polycrystalline semiconductor
Patent
1995-11-07
1997-08-05
Tsai, Jey
Semiconductor device manufacturing: process
Formation of semiconductive active region on any substrate
Polycrystalline semiconductor
438152, 438647, 438659, H01L 2144, H01L 2148
Patent
active
056542399
ABSTRACT:
A silicon layer in a lower layer and an interconnection layer arranged in an upper layer are electrically connected through an opening for contact. A silicon plug layer having the same conductivity type as that of the silicon layer is embedded in the opening. The silicon plug layer is embedded in the opening by an etch back method after deposited using a CVD method. The interconnection layer in the upper layer has conductivity type different from that of the silicon plug layer. A refractory metal silicide layer is formed between the upper interconnection layer and the silicon plug layer. The refractory metal silicide layer prevents pn junction from being formed between the upper interconnection layer and the silicon plug layer.
REFERENCES:
patent: 4406051 (1983-09-01), Iizuka
patent: 4727045 (1988-02-01), Cheung et al.
patent: 4785341 (1988-11-01), Ning et al.
patent: 4786954 (1988-11-01), Morie et al.
patent: 4829018 (1989-05-01), Wahlstrom
patent: 4884121 (1989-11-01), Ishii
patent: 4966865 (1990-10-01), Welch et al.
patent: 5041884 (1991-08-01), Kumamuto et al.
patent: 5061983 (1991-10-01), Egawa et al.
patent: 5151376 (1992-09-01), Spinner, III
patent: 5198683 (1993-03-01), Sivan
patent: 5232865 (1993-08-01), Manning et al.
"A Memory Cell With Polysilicon Thin Film Transistor (TFT) for a 4Mbit SRAM", Tsutsumi et al., Institute of Electronics and Communication Engineers of Japan Technical Report, vol. 90, No. 48, pp. 7-13, 1991.
"A New CMOS SRAM Cell With Fully Planarizing Technology", Martin et al., 1987 Symposium on VLSI Technology Digest of Technical Papers, pp. 103-104.
"Trench Self-Aligned EPROM Technology", Sekiya et al., 1986 Symposium on VLSI Technology Digest of Technical Papers, pp. 87-88.
"A High Performance SRAM Memory Cell With LDD-TFT Loads", Tsutsumi et al., 1991 Symposium on VLSI Technology Digest of Technical Papers, pp. 23-24.
Mitsubishi Denki & Kabushiki Kaisha
Tsai Jey
LandOfFree
Method of manufacturing a contact structure of an interconnectio does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a contact structure of an interconnectio, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a contact structure of an interconnectio will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1074602