Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Patent
1998-04-02
2000-08-01
Fahmy, Wael
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
438653, 438657, H01L 2144
Patent
active
060966408
ABSTRACT:
Disclosed is a gate electrode stack structure that uses a refractory metal silicon nitride layer as a diffusion barrier. The gate electrode stack has several layers, including a gate oxide layer over the semiconductor substrate, a polysilicon layer over the gate oxide layer, and the diffusion barrier between the polysilicon layer and a layer of electrically conductive material above. The diffusion barrier, which is preferably composed of a substantially amorphous refractory metal silicon nitride such as tungsten silicon nitride, does not oxidize when an oxidation process is applied to the gate electrode stack. Moreover, the diffusion barrier substantially prevents diffusion of the electrically conductive material into the polysilicon during heating processes. The refractory metal silicon nitride maintains a bulk resistivity less than 2,000 microhm-cm, thereby preserving satisfactory conductivity in the gate electrode stack. A process for forming the gate electrode stack and diffusion barrier is also disclosed.
REFERENCES:
patent: 4660276 (1987-04-01), Hsu
patent: 4847111 (1989-07-01), Chow et al.
patent: 5066615 (1991-11-01), Brady et al.
patent: 5106786 (1992-04-01), Brady et al.
patent: 5132756 (1992-07-01), Matsuda
patent: 5237192 (1993-08-01), Shimura
patent: 5341016 (1994-08-01), Prall et al.
patent: 5593924 (1997-01-01), Apte et al.
patent: 5670823 (1997-09-01), Kruger
patent: 5719410 (1998-02-01), Suchiro et al.
patent: 5736455 (1998-04-01), Iyer et al.
patent: 5739046 (1998-04-01), Lur et al.
patent: 5763322 (1998-06-01), Hagen et al.
patent: 5776823 (1998-07-01), Agnello et al.
patent: 5847463 (1998-12-01), Trivedi et al.
J.S. Reid et al., Evaluation of amorphous (Mo, Ta, W)-Si-N diffusion barriers for <Si > .vertline.Cu metallizations, Thin Solid Films, pp 319-324, Dec. 1993.
Coleman William David
Fahmy Wael
Micro)n Technology, Inc.
LandOfFree
Method of making a gate electrode stack with a diffusion barrier does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of making a gate electrode stack with a diffusion barrier, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making a gate electrode stack with a diffusion barrier will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-663415