Fishing – trapping – and vermin destroying
Patent
1995-06-05
1998-09-22
Niebling, John
Fishing, trapping, and vermin destroying
437195, 437194, 437238, 437241, 437 50, H01L 2128
Patent
active
058113169
ABSTRACT:
Herein disclosed is a semiconductor integrated circuit device fabricating process for forming MISFETs over the principal surface in those active regions of a substrate, which are surrounded by inactive regions formed of an element separating insulating film and channel stopper regions, comprising: the step of for forming a first mask by a non-oxidizable mask and an etching mask sequentially over the principal surface of the active regions of the substrate; the step of forming a second mask on and in self-alignment with the side walls of the first mask by a non-oxidizable mask thinner than the non-oxidizable mask of the first mask and an etching mask respectively; the step of etching the principal surface of the inactive regions of the substrate by using the first mask and the second mask; the step of forming the element separating insulating film over the principal surface of the inactive regions of the substrate by an oxidization using the first mask and the second mask; and the step of forming the channel stopper regions over the principal surface portions below the element separating insulating film of the substrate by introducing an impurity into all the surface portions including the active regions and the inactive regions of the substrate after the first mask and the second mask have been removed.
REFERENCES:
patent: 4468411 (1984-08-01), Sloan et al.
patent: 4636404 (1987-01-01), Raffel et al.
patent: 4767724 (1988-08-01), Kim et al.
patent: 4782380 (1988-11-01), Shanker et al.
patent: 4824803 (1989-04-01), Us et al.
patent: 4950624 (1990-08-01), Inuzim et al.
patent: 4977102 (1990-12-01), Ema
patent: 5010024 (1991-04-01), Allen et al.
patent: 5057897 (1991-10-01), Nariani et al.
patent: 5314845 (1994-05-01), Lee et al.
patent: 5354387 (1994-10-01), Lee et al.
Thomol et al, "A 1.0 nm cmos two level metal technology incorporation plasma enhanced TEOS", 1987 Proceed of Fourth Int. IEEE VLSI Multilevel Interconnection Conference, 1987, abstract.
S. Wolf, "Silicon Processing, for the VLSI Era, vol. 2", Lattice Press, pp. 198-199, 211-212, 1990.
Akimori Hiroyuki
Aoki Hideo
Asano Isamu
Enami Hiromichi
Funatsu Keisuke
Bilodeau Thomas G.
Hitachi VLSI Engineering Corporation
Hitachi. Ltd.
Niebling John
LandOfFree
Method of forming teos oxide and silicon nitride passivation lay does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming teos oxide and silicon nitride passivation lay, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming teos oxide and silicon nitride passivation lay will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1621373