Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2001-07-11
2003-01-28
Flynn, Nathan J. (Department: 2826)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S346000, C257S387000, C257S340000, C257S412000, C257S388000, C438S585000
Reexamination Certificate
active
06512266
ABSTRACT:
DESCRIPTION
Field of the Invention
The present invention relates to complementary metal oxide semiconductor (CMOS) devices, and more particularly to metal oxide semiconductor field effect transistors (MOSFETs) that include an oxide spacer to reduce parasitic capacitance and an annealing cap that prevents dopant loss in the gate material during an activation-annealing step. The present invention also provides methods of manufacturing the CMOS devices of the present invention.
BACKGROUND OF THE INVENTION
In the semiconductor industry thin, SiN spacers are typically used to implant source/drain extensions (SDE) and halos for CMOS devices. The use of SiO
2
spacers is advantageous compared to SiN spacers because the lower dielectric constant of SiO
2
reduces the parasitic capacitance between the gate and S/D regions.
Annealing caps are used to protect the patterned gate stack, source/drain (S/D) and SDE regions from dopant loss during activation annealing. The utilization of a deposited oxide material as the annealing cap is advantageous since low energy implantation can be performed through the bare Si substrate. After the implant, a low temperature SiO
2
film may be deposited over the entire wafer to prevent dopant loss during annealing. The SiO
2
cap also serves as an etch stop for the thicker SiN spacer formation used to implant the S/D regions. As in the case of the thin SiO
2
spacer, the SiO
2
annealing cap reduces the parasitic capacitance between the gate and S/D regions. Simulations have shown that switching from a nitride annealing cap to an oxide annealing cap improves the ring oscillation delay by as much as 5%.
A major problem of integrating thin SiO
2
spacers and/or SiO
2
annealing caps into prior art processes is that any SiO
2
that is exposed during the pre-silicide cleaning or other process steps may be excessively etched. In the case of the thin SiO
2
spacer, excessive etching may cause the entire SiO
2
spacer to be removed thus leaving Si substrate area exposed. This leads to gate to substrate shorting by silicide bridging. In the case of the SiO
2
annealing cap, if the etching is excessive then the thick SiN spacers are undercut and may become completely detached rendering the device inoperable. This leads to silicide bridging since the spacers are present to prevent this from occurring.
In view of the above, there is a continued need for developing a new and improved method wherein thin SiO
2
spacers and/or annealing caps can be integrated into a CMOS processing flow without exhibiting any of the problems mentioned hereinabove.
SUMMARY OF THE INVENTION
One object of the present invention is to provide a method of forming a CMOS device in which a thin SiO
2
spacer and/or annealing cap is employed.
Another object of the present invention is to provide a method of forming a CMOS device in which the thin SiO
2
spacer and/or annealing cap is not aggressively attacked during the silicide pre-cleaning step or other process.
These and other objects and advantages are achieved in the present invention by utilizing a divot fill process which overcomes the above-mentioned drawbacks in the prior art. In accordance with the present invention, the divot fill process provides a means for protecting the exposed surfaces of the thin SiO
2
spacer and/or annealing cap such that those surfaces are not capable of being attacked by a subsequent silicide pre-cleaning or other process steps.
Specifically, a first method of the present invention, which forms an SiO
2
annealing cap, comprises the steps of:
(a) forming an oxide film on vertical and horizontal surfaces of a semiconductor structure, said semiconductor structure comprises at least a semiconductor substrate having at least one patterned gate stack region formed thereon;
(b) forming thick spacers on portions of said oxide film that are adjoining said at least one patterned gate stack region, said thick spacers being composed of a dielectric material other than an oxide;
(c) recessing said oxide film so as to form at least a divot region between said thick spacers and a top surface of said patterned gate stack region; and
(d) forming a divot fill material in said divot region, said divot fill material being composed of a dielectric material other than an oxide. Note that in the first method of the present invention, the oxide film remaining in the structure after the recessing step is in the shape of the letter “L”. Hence, the oxide film remaining in the structure after recessing is present on portions of the vertical sidewalls of the patterned gate stack region as well as on a portion of the semiconductor substrate.
The first method of the present invention provides a CMOS device which comprises:
a semiconductor structure having at least one patterned gate stack region formed thereon, said patterned gate stack region having vertical sidewalls;
an oxide film formed on portions of said vertical sidewalls of said at least one patterned gate stack region as well as portions of said semiconductor substrate;
thick spacers formed on said oxide film, wherein said thick spacers extend beyond edges of said oxide film such that a divot region is present between at least said thick spacers and a top surface of said patterned gate stack region; and
a divot fill material present in said divot region.
A second method of the present invention, which forms a thin SiO
2
spacer and/or annealing cap comprises the steps of:
(a) forming an oxide film on vertical and horizontal surfaces of a semiconductor structure, said semiconductor structure comprises at least a semiconductor substrate having at least one patterned gate stack region formed thereon;
(b) etching said oxide film so as to remove said oxide fill from said horizontal surfaces of said structure;
(c) forming thick spacers on portions of said oxide film that are adjoining said at least one patterned gate stack region, said thick spacers being composed of a dielectric material other than an oxide;
(d) recessing said oxide film so as to form at least a divot region between said thick spacers and a top surface of said patterned gate stack region; and
(e) forming a divot fill material in said divot region, said divot fill material being composed of a dielectric material other than an oxide.
The second method of the present invention provides a CMOS device which comprises:
a semiconductor structure having at least one patterned gate stack region formed thereon, said patterned gate stack region having vertical sidewalls;
an oxide film formed on portions of said vertical sidewalls of said at least one patterned gate stack region;
thick spacers formed on said oxide film and said semiconductor substrate, wherein said thick spacers extend beyond edges of said oxide film such that a divot region is present between at least said thick spacers and a top surface of said patterned gate stack region; and
a divot fill material present in said divot region.
REFERENCES:
patent: 5880500 (1999-03-01), Iwata et al.
patent: 5895246 (1999-04-01), Lee
patent: 5936279 (1999-08-01), Chuang
patent: 6010954 (2000-01-01), Ho et al.
patent: 6034388 (2000-03-01), Brown et al.
patent: 6087706 (2000-07-01), Dawson et al.
patent: 6121100 (2000-09-01), Andideh et al.
patent: 6127712 (2000-10-01), Wu
patent: 6153485 (2000-11-01), Pey et al.
patent: 6160299 (2000-12-01), Rodder
“Preservation of Integrity of Protective Coatings During Anneal in Oxygen-Free Ambients,” IBM Technical Disclosure Bulletin, vol. 30, No. 5, pp. 328-329, Oct. 1987.
Deshpande Sadanand V.
Doris Bruce B.
Jammy Rajarao
Ma William H.
Flynn Nathan J.
Pepper Margaret A.
Wilson Scott R.
LandOfFree
Method of fabricating SiO2 spacers and annealing caps does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of fabricating SiO2 spacers and annealing caps, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating SiO2 spacers and annealing caps will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3003045