Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – On insulating substrate or layer
Reexamination Certificate
1999-01-05
2004-03-23
Wilczewski, Mary (Department: 2822)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
On insulating substrate or layer
C438S166000
Reexamination Certificate
active
06709907
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention provides a thin film insulated gate semiconductor device, and more specifically, it relates to a thin film transistor (TFT) having a large ON current to OFF current ratio (ON/OFF ratio) with particularly low OFF current.
2. Description of the Prior Art
Recently, researches are made on insulated-gate type semiconductor devices having a thin film channel on an insulator substrate. In particular, an extensive study is made on thin film insulated gate transistors, i.e., on so-called thin film transistors (TFTs). Those TFTs are intended for controlling pixels of matrix-structured display devices such as those equipped with liquid crystals. The TFTs are classified according to the type of semiconductor which is used therein. For example, they include amorphous silicon TFTs and polycrystalline silicon TFTs. Particularly at present, more effort is paid on the study of materials which take an intermediate crystal structure between amorphous and polycrystalline. Such materials, which are called semi-amorphous silicon, are believed to comprise small crystals being suspended in an amorphous texture.
In an integrated circuit (IC) based on single crystal silicon, polycrystalline silicon TFT also is employed in the so-called SOI technology, for example, to use as a load transistor in a highly integrated SRAM. In this case, however, an amorphous silicon TFT is very rarely used.
Amorphous silicon in general cannot be applied to rapid TFTs because the electric field mobility thereof is low. In particular, a p-channel TFT (PTFT) is unfeasible because the p-type electric field mobility is extremely low. Accordingly, no complementary MOS (CMOS) circuits can be realized using an amorphous silicon because the PTFT cannot be used in combination with an n-channel TFT (NTFT).
However, because the OFF current of an amorphous semiconductor TFT is small, those TFTs based on amorphous silicon are made the best of in applications such as transistors for active matrices of liquid crystals. In such applications, no rapid operation is required, and a TFT having either of the conductivity types suffices the demand. As the requirement for the TFT for such applications being high charge retention capacity, the above mentioned amorphous semiconductor TFTs are favorably employed.
In the contrary to the amorphous semiconductors, polycrystalline semiconductors have larger field mobility and hence are capable of rapid operation. In a TFT employing a silicon film recrystallized by laser annealing, a field mobility as high as 300 cm
2
/Vs is obtained. It can be seen that the value above for the recrystallized polycrystalline silicon film is extremely high as compared with that of a MOS transistor having fabricated on an ordinary single crystal silicon substrate, which is about 500 cm
2
/Vs. Considering that the operation speed of a MOS circuit being fabricated on a single crystal silicon is considerably impaired by the stray capacitance between the substrate and the connections, an extremely high operation speed is expected for the device on polycrystalline silicon because an insulator substrate is used therein.
Furthermore, not only an NTFT but also PTFT can be fabricated using polycrystalline silicon. Accordingly, a CMOS circuit can be constructed as well. For example, in a liquid crystal display device operating on an active matrix mode, not only the active matrix but also the peripheral circuits (such as the driver circuit) can be established using polycrystalline TFTs in CMOS circuits, thereby giving a so-called monolithic structure.
The TFTs for use in SRAMs also make the best of the same advantage. The PMOS are constructed with the TFTs to use as the load transistor.
However, as compared with the amorphous TFTs, polycrystalline TFTs in general suffer a higher OFF current because of the larger field mobility, and hence are inferior in retaining the pixel charges in an active matrix. This disadvantage has not been regarded as a serious problem in the conventional matrix having a pixel size of several hundreds of micrometers square, however, with increasing elaboration and fineness of the pixels, the pixel capacitance decreases to make a stable and static display unfeasible.
Furthermore, the source and drain regions (referred to simply as “source/drain regions” or collectively, as “a source/drain region”) cannot be established on an ordinary amorphous TFT by a self-aligning process as those commonly used in the single crystal integrated circuit (IC) technology. This leads to the problem of stray capacitance which generates by geometrical superposition of the gate electrodes and the source/drain regions. On the contrary, the self-aligning process can be applied to polycrystalline TFTs and hence the stray capacitance can be suppressed low.
More specifically, a conventional TFT comprises, as shown in
FIG. 2
, a substrate
201
having established thereon a source region
204
, drain region
202
, and a channel region
203
, all at about the same thickness. In a TFT having fabricated by a self-aligning process, the channel region (activated layer)
203
is established at approximately the same shape as that of the gate electrode
205
. A interlayer insulator
206
, as well as drain and source electrodes
207
and
208
, respectively, are also provided in the TFT as shown in FIG.
2
.
The conventional polycrystalline TFTs are advantageous in some aspects as described above, but there are also some disadvantages that are pointed out. With respect to the problem of OFF current, several measures are proposed to present. One of such countermeasures is to reduce the thickness of the activated region. It has been reported that the OFF current can be reduced by establishing a thinner activated region. For example, it is reported that a channel region having a reduced thickness of 25 nm can suppress the OFF current to 10
−13
A or lower. However, it is extremely difficult to crystallize the thin semiconductor film because the film would not readily crystallize. That is, an activated region (channel region) having a sufficiently high crystallinity to realize a practically useful field mobility requires annealing at a high temperature or annealing for a long duration. If a high temperature annealing were to be applied, a heat-resistant substrate such as of quartz is necessary. However, a quartz substrate is expensive, and particularly so for a large area quartz substrate. The use of a large-area quartz substrate is therefore economically disadvantageous. If an annealing for a long duration were to be applied, the throughput decreases, and again, the process results in poor economy.
Furthermore, making the activated layer thinner signifies reducing the thickness of the source/drain regions. This arises from the fact that, in a commonly employed fabrication process, the source/drain regions are fabricated at the same time with the activated region. Thinner source/drain regions mean an increase of resistance in these regions. To avoid this increase in resistance, another step for depositing thicker source/drain regions must be added. However, such an additional step is unfavorable from the viewpoint of yield.
Moreover, the present inventors have found that a MOS having fabricated from a TFT with an activated layer of 50 nm or less yields a low threshold voltage. Accordingly, when such TFTs are fabricated into a CMOS, the resulting product would suffer an extremely unstable operation.
If the activated layer is provided thicker, on the other hand, the OFF current increases but not in linear relation with the thickness of the activated layer. Hence, it is expected that the OFF current is increased non-linearly due to some reason. Characteristic curves for TFTs each having a 100 nm thick activated layer are given in FIG.
3
(A). The TFT comprises a gate oxide film 150 nm in thickness, and an activated layer having fabricated by low-pressure chemical vapor deposition (LPCVD) process followed by annealing at 600° C. for 24 hours. The voltage between the sour
Takemura Yasuhiko
Yamazaki Shunpei
Zhang Hongyong
Robinson Eric J.
Robinson Intellectual Property Law Office P.C.
Semiconductor Energy Laboratory Co,. Ltd.
Wilczewski Mary
LandOfFree
Method of fabricating a thin film transistor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of fabricating a thin film transistor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating a thin film transistor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3292234