Semiconductor device manufacturing: process – With measuring or testing – Electrical characteristic sensed
Reexamination Certificate
2000-04-30
2002-04-02
Bowers, Charles (Department: 2813)
Semiconductor device manufacturing: process
With measuring or testing
Electrical characteristic sensed
C438S199000, C324S762010
Reexamination Certificate
active
06365426
ABSTRACT:
TECHNICAL FIELD OF THE INVENTION
The present invention is directed, in general, to a method of determining the yield and reliability of a semiconductor device and, more specifically, to a method of determining the yield and reliability of a semiconductor device with respect to an antenna ratio and an oxide area of the semiconductor device.
BACKGROUND OF THE INVENTION
As is well known, an increasing number of metal and dielectric interconnect levels are currently being added to semiconductor devices manufactured today. The increasing number of levels allow the semiconductor manufacturing industry the flexibility to maintain superior device speed while saving semiconductor wafer real estate. Using an increasing number of levels introduces additional processing steps, including manufacturing metal layers and interconnects to connect such additional levels. Moreover, the increasing number of processing steps use plasma sources that are necessary to create very small, high aspect ratio features. Also, gate oxides are becoming thinner to accommodate a decrease in the size of integrated circuits (ICs) in general, and provide for faster operating speeds of these devices. Due to the increased number of levels and processing steps, the IC devices are subjected to an increased amount of plasma charging during interconnect formation. This has caused problems with the thinner gate oxides associated with today's IC devices because these thinner gate oxides are highly susceptible to plasma charging damage.
Plasma charging damage typically occurs during metal etch, dielectric deposition, window etch or other processes used when manufacturing a semiconductor device. The damage results when ions and electrons introduced by the plasma process, continually bombard the surface of a metal structure that is electrically connected to a transistor device. The plasma ions and electrons force a current through the thin gate oxide by way of conductive metal structures connected electrically to the gate oxides. If enough charge is transported through the oxide, the operational lifetime of the device can be reduced significantly or the device may even fail during the charging process itself.
It is commonly known in the industry that the amount of damage to a gate oxide, scales with the size of the metal antenna (antenna ratio) connected to the gate oxide. An antenna ratio is, as one having skill in the art already knows, the effective metal area exposed to the plasma divided by the gate oxide area. The semiconductor industry generally uses this knowledge, coupled with tests performed on extremely large antenna ratio testers, to set antenna rules on the product design. Thereafter, the device is manufactured according to the antenna ratio design rules that will minimize the amount of plasma damage to the gate oxide. However, even though it may be determined from the large antenna ratio testers how much plasma damage to the gate oxide might occur within the test device, it is not presently known how to predict from these tests how much damage occurs to the actual product during the manufacturing process. Without the ability to predict the damage impact on the completed product, and hence to quantitatively establish antenna design rules, the only way to ensure product reliability is to reduce the process damage as much as possible, and simultaneously, but arbitrarily, use as tight of design rules as possible.
Accordingly, what is needed in the art is a method of quantitatively predicting the yield and reliability projections for a generic IC product from antenna test results, which does not experience the problems associated with the prior art methods.
SUMMARY OF THE INVENTION
To address the above-discussed deficiencies of the prior art, the present invention provides a method of determining a reliability of a semiconductor device. In an exemplary embodiment, the method determines an oxide stress voltage as a function of an antenna ratio of a semiconductor device, determines an oxide area of the semiconductor device and determines a failure fraction of the semiconductor device as a function of the oxide stress voltage and the oxide area.
REFERENCES:
patent: 5594328 (1997-01-01), Lukaszek
patent: 5638006 (1997-06-01), Nariani et al.
patent: 5650336 (1997-07-01), Eriguchi et al.
patent: 5844300 (1998-12-01), Alavi et al.
patent: 6028324 (2000-02-01), Su et al.
Jack C. Lee, Ih-Chin Chen, and Chenming Hu, “Modeling and Characterization of Gate Oxide Reliability,” IEEE Transactions on Electron Devices, vol. 35, No. 12, pp. 2268-2278, Dec. 1988.*
Subhash R. Nariani and Calvin T. Gabriel, “A Simple Wafer-Level Measurement Technique for Predicting Oxide Reliability,” IEEE Electron Device Letters, vol. 16, No. 6, pp. 242-244, Jun. 1995.*
Koji Eriguchi and Yukiharu Uraoka, “New Method for Lifetime Evaluation of Gate Oxide Damaged by Plasma Processing,” IEEE Electron Device Letters, vol. 16, No. 5, pp. 187-189, May 1995.*
Koji Eriguchi and Masaaki Niwa, “Correlation Between Lifetime, Temperature, and Electrical Stress for Gate Oxide Lifetime Testing,” IEEE Electron Device Letters, vol. 18, No. 12, pp. 577-579, Dec. 1997.
Cheung Kin P.
Mason Philip W.
Agere Systems Guardian Corporation
Bowers Charles
Smoot Stephen W.
LandOfFree
Method of determining the impact of plasma-charging damage... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of determining the impact of plasma-charging damage..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of determining the impact of plasma-charging damage... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2910966