Static information storage and retrieval – Read/write circuit – Testing
Patent
1998-12-18
2000-02-29
Tran, Andrew Q.
Static information storage and retrieval
Read/write circuit
Testing
365149, G11C 2900
Patent
active
060317736
ABSTRACT:
A method of stress testing a DRAM such that higher voltages of up to the supply voltage VDD may be applied to the oxide of memory cell capacitors. The DRAM is driven into a stress test mode when the sense amplifiers have been isolated, the precharge voltage and the half bitlines have been grounded, and the word line boost circuitry has been disabled or set to operate at a lower voltage level. These conditions allow the memory cell capacitors, isolated from the sense amplifiers and the word line boost circuitry, to be stress tested independently at a lower power supply and word line voltage levels than are used to stress test conventional DRAMs. The memory cell oxide stresses are applied at room temperature, in wafer form, in seconds instead of hours, and before the configuration of redundancy elements. The inventive method permits the critical burn-in VDD value to be chosen so as to optimize burn-in of the memory cell capacitors and peripheral CMOS circuitry.
REFERENCES:
patent: 5798649 (1998-08-01), Smayling et al.
Galanthay Theodore E.
Jorgenson Lisa K.
STMicroelectronics Inc.
Thoma Peter J.
Tran Andrew Q.
LandOfFree
Method for stress testing the memory cell oxide of a DRAM capaci does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for stress testing the memory cell oxide of a DRAM capaci, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for stress testing the memory cell oxide of a DRAM capaci will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-688930