Fishing – trapping – and vermin destroying
Patent
1988-09-15
1990-11-13
Hearn, Brian E.
Fishing, trapping, and vermin destroying
437 31, 437 33, 437 34, 437 56, 437 57, 437 59, 437 44, 148DIG124, 148DIG9, 357 43, H01L 2172, H01L 2176, H01L 2700
Patent
active
049701746
ABSTRACT:
A method with less processing steps for making a BiCMOS semiconductor device which can be used both in high-integration, high-speed digital devices and in precise analog devices by forming within a single substrate a CMOS transistor, a metal contact emitter bipolymer transistor having the high load driving power and highly effective matching characteristics, and a polycrystalline silicon emitter bipolar transistor having a high-speed characteristic at a low current level. Said device includes a first and a second MOSFET, and a first and a second bipolar transistor on a first conductivity-type silicon substrate, wherein performing a second conductivity-type of ion-implantation for producing a first substrate region to thereon form the first MOSFET, and a third and a fourth substrate region to thereon form the first and second bipolar transistors, respectively on said substrate. The second MOSFET is subsequently formed in a second substrate region being located between the first and third substrate regions.
REFERENCES:
patent: 4256515 (1981-03-01), Miles et al.
patent: 4299024 (1981-11-01), Piotrowski
patent: 4346512 (1982-08-01), Liang et al.
patent: 4445268 (1984-05-01), Hirao
patent: 4475279 (1984-10-01), Gahle
patent: 4484388 (1984-11-01), Iwasaki
patent: 4486942 (1984-12-01), Hirao
patent: 4497106 (1985-02-01), Momma et al.
patent: 4604790 (1986-08-01), Bonn
patent: 4628341 (1986-12-01), Thomas
patent: 4697202 (1987-09-01), Sher
patent: 4707456 (1987-11-01), Thomas et al.
patent: 4717686 (1988-01-01), Jacobs et al.
patent: 4727046 (1988-02-01), Tuntaood et al.
patent: 4734382 (1988-03-01), Krishna
patent: 4735911 (1988-04-01), Schaber
patent: 4737472 (1988-04-01), Schaber et al.
patent: 4752589 (1988-06-01), Shaber
patent: 4772567 (1988-09-01), Huan
patent: 4783483 (1988-12-01), Yamauchi
patent: 4799098 (1989-01-01), Ikeda et al.
patent: 4806499 (1989-02-01), Shinohara
patent: 4808547 (1989-02-01), Beasom
patent: 4808548 (1989-02-01), Thoma et al.
patent: 4818720 (1989-04-01), Iwasaki
(Author unknown), "Process Techniques for Merging Bipolar and CMOS Devices on the Same Chip", IBM Technical Disclosure Bulletin, vol. 30, No. 8, Jan. 1988, pp. 301-308.
(Author unknown), "Field-Defined Bipolar Structure in CMOS Techology", IBM Technical Disclosure Bulletin, vol. 29, No. 1, Jun. 1986, pp. 258-259.
Kobayashi et al., "Bipolar CMOS-Merged Technology for a High-Speed 1-MBit DRAM", IEEE Trans. on Electron Devices, vol. 36, No. 4, Apr. 1929, pp. 706-711.
Cho Uk-Rae
Choi Sukgi
Kahng Chang-Won
Min Sung-Ki
Youn Jong-mil
Bushnell Robert E.
Hearn Brian E.
Samsung Electronics Co,. Ltd.
Wilczewski M.
LandOfFree
Method for making a BiCMOS semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for making a BiCMOS semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for making a BiCMOS semiconductor device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-776749