Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Patent
1998-07-29
2000-10-31
Elms, Richard
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
438763, 437195, 437238, 437763, H01L 214763
Patent
active
061402214
ABSTRACT:
A semiconductor device has a device layer, a conductive structure, such as a conductive line, disposed over the device layer, and a porous dielectric layer disposed over the device layer and the conductive structure. At least one via is formed through the porous dielectric layer to the conductive structure with a second dielectric material formed along sidewalls of the via. Often, the porous dielectric layer includes a hydrophobic aerogel material having silicon-hydrogen bonds. One exemplary method of making the semiconductor device includes forming a conductive structure over a device layer of the semiconductor device and then forming a porous dielectric layer over the device layer and the conductive structure. A first via is formed through the porous dielectric layer to the conductive structure. The first via is filled with a second dielectric material that is less porous than the porous dielectric layer and then a second via is formed through the second dielectric material to the conductive structure.
REFERENCES:
patent: 5470802 (1995-11-01), Gnade et al.
patent: 5472913 (1995-12-01), Havemann et al.
patent: 5488015 (1996-01-01), Havemann et al.
patent: 5519250 (1996-05-01), Numata
patent: 5525857 (1996-06-01), Gnade et al.
patent: 5527737 (1996-06-01), Jeng
patent: 5548159 (1996-08-01), Jeng
patent: 5561318 (1996-10-01), Gnade et al.
patent: 5661344 (1997-08-01), Havemann et al.
patent: 5665849 (1997-09-01), Cho
patent: 5723368 (1998-03-01), Cho et al.
List, R.S. et al., "Integration of Ultra-Low-k Xerogel Gapfill Dielectric for High Performance Sub-0.18 .mu.m Interconnects," 1997 Symposium on VLSI Technology Digest of Technical Papers, pp. 77-78 (1997).
Annapragada Rao Venkateswara
Bothra Subhas
Elms Richard
Luu Pho
Philips Electronics North America Corp.
LandOfFree
Method for forming vias through porous dielectric material and d does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for forming vias through porous dielectric material and d, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming vias through porous dielectric material and d will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2050946