Method for forming copper-containing metal studs

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S584000, C438S672000

Reexamination Certificate

active

06271135

ABSTRACT:

FIELD OF THE INVENTION
The present invention is related to the formation of vertical conductive connections, particularly metal studs. Such connections can be implemented in metallization structures used for interconnecting integrated circuits.
BACKGROUND OF THE INVENTION
The ongoing focus on miniaturisation and the increasing complexity and speed requirements of integrated circuits demand for a continuous higher density integration. To achieve this, there is an ongoing downscaling in the dimensions of the active devices as well as of the structures interconnecting these devices. These interconnect structures can comprise multiple metal levels which are, dependent on the aimed interconnect pattern, either separated one from another by means of interlevel insulating layers or connected one to the other by means of a conductive connection through the insulating layer. Besides this downscaling of the dimensions, additional measures are required to be able to meet the stringent speed specifications, i.e. the signal delay. Conventionally the metal levels are Aluminum layers while the insulating layers are oxide layers. Therefore, in order to reduce the signal delay one can choose a metal layer with a higher conductivity compared to Aluminum and/or choose insulating layers with a lower dielectric constant compared to oxide layers. To meet these objectives Cu-containing metal layers and/or Cu-containing connections are or will be introduced in the near future.
The use of Cu in interconnect structures also has some commonly known disadvantages. At first, Cu can have a high diffusion in the surrounding insulating layers which negatively affects the reliability and the signal delay. Secondly, Cu easily oxidizes, especially at higher temperatures. Further, it is difficult to pattern Cu by means of reactive ion etching (RIE) because, amongst others, a high temperature is required and volatile Cu-compounds have to be found to etch copper.
Nowadays, there a two major ways of fabricating interconnect structures. In the conventional way as a start a conductive layer, i.e. a metal layer, is formed on an insulating layer (or on the substrate) and patterned thereafter usually by means of RIE. When a damascene technology is used, first an insulating layer is deposited and patterned and thereafter the conductive layer is deposited to fill the openings, eventually followed by a planarization step to remove the metal excess. Both ways still require adequate barrier layers to prevent the diffusion of Cu in the insulating layer. The damascene technology has the advantage that the difficult Cu RIE step is avoided. Damascene processing reduces the problem to dry etching of an insulating layer or a stack of insulating layers. The final planarization step yields inlaid horizontal copper interconnect lines in a planar topology. The added bonus of damascene processing is a substantial decrease in the cost factor compared to classical aluminum RIE processing. An expected cost reduction of about 30% has been calculated. The use of plating methods such as electroless and electrolytic copper plating is anticipated to further decrease the cost.
As stated before, due to the difficulty of RIE etching of copper layers, the major processing route for fabricating interconnect structures will be damascene processing, particularly dual damascene processing. This technique allows to build up horizontal metal patterns as well as vertical metal connections in the surrounding insulating layers. These vertical metal connections are required in order to be able to provide a conductive connection between two horizontal metal patterns being processed in different metal levels. To provide such a connection, usually first openings have to be formed in the insulating layer or in the stack of insulating layers between two different metal levels and filled thereafter with a conductive material. Examples of such openings are via holes or contact holes or trenches. To meet the high density integration requirements, the diameter of these openings is continuously decreasing, while at the same time the aspect ratio of these openings is increasing. Due to the small diameter and the high aspect ratios, the creation of these opening, especially the lithographic steps and the dry etchings steps involved, as well as the conformal filling of these openings with a metal or the combination of a metal and a barrier layer poses severe problems.
In patent application U.S. Pat. No. 4873565, incorporated herein by reference, an interconnection between metallization layers of a semiconductor device separated by an insulator is disclosed. A lead is covered with a diffusion barrier layer and a stud is formed above the diffusion barrier layer. Afterwards, the stud is covered with a corrosion preventing material on the sidewalls and on the top surface of the stud. The insulating material is then applied over the conductor and a second metallization level covers the insulating layer. Using this kind of interconnects, problems related to reliability and waste space of the surface area are eliminated. The above mentioned method does not take in account the problem of out-diffusion of copper in the surrounding insulating layer.
In patent application U.S. Pat. No. 4866008, incorporated herein by reference, the authors provide a method of forming a self-aligned conductive pillar on a lower level metallization interconnect to an upper level metallization. This invention focuses on the method by which the conductive pillars are formed by a self-aligned process over the first metallization interconnect with advantages in increased packaging density of structures on the device and a reduced current density in the conductive pillars.
AIM OF THE INVENTION
It is an aim of the invention to provide a solution to the problem of making vertical Cu-containing metal connections between two horizontal metal patterns being formed in two different metal levels and to provide a solution to the problem of diffusion of copper from the metal connection in the surrounding insulating layers. The method of the present invention avoids the inherent dry etching problem for the formation of openings in the interlevel insulating layer stack, especially for openings with a small diameter and a high aspect ratio, both for the conventional way of making interconnect structures as well as for a damascene technology. The method also circumvents the inherent dry etching problem for the formation of openings in the interlevel insulating layer stack, especially for openings with a small diameter and a high aspect ratio, both for the conventional way of making interconnect structures as well as for a damascene technology.
It is a further aim of the invention to fabricate Cu-containing metal studs.
SUMMARY OF THE INVENTION
The method of the present invention is related to a copper-based multilevel interconnect structure. This copper-based multilevel interconnect structure is based on the formation of vertical metal connections through copper stud growth on an underlying horizontal metal pattern, followed by an optional copper stud encapsulation step against copper diffusion into the surrounding dielectric, i.e. the insulating layers. Therefore, in an aspect of the invention a method for forming Cu-containing metal studs is disclosed comprising the steps of:
a) depositing a resist layer on a conductive pattern;
b) patterning said resist layer by a sequence of at least a lithographic and a removal step to thereby form an opening in said resist layer, said opening extending down to the surface of said conductive pattern;
c) depositing a Cu-containing metal to fill up said opening; and
d) removing said resist layer to thereby free the Cu-containing metal stud formed on said conductive layer.
The method of the invention can further comprise the steps of:
e) encapsulating said Cu-containing metal stud. This encapsulation can be performed in order to prevent out-diffusion of Cu in the surrounding insulating layers. Alternatively, particularly the resist layer, deposited in step a), can be a permanent p

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for forming copper-containing metal studs does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for forming copper-containing metal studs, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming copper-containing metal studs will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2470443

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.