Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation
Reexamination Certificate
1999-06-03
2001-02-27
Booth, Richard (Department: 2812)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
Insulated gate formation
Reexamination Certificate
active
06194299
ABSTRACT:
TECHNICAL FIELD
This invention relates to MOSFETs (Metal Oxide Semiconductor Field Effect Transistors), and more particularly to a method for fabricating a MOSFET gate with relatively thick metal on polysilicon for a gate with low resistivity.
BACKGROUND OF THE INVENTION
Referring to
FIG. 1
, a cross sectional view of a conventional MOSFET (Metal Oxide Semiconductor Field Effect Transistor)
100
includes a drain region
102
, a source region
104
, and a channel region
106
fabricated within a semiconductor substrate
108
, as known to one of ordinary skill in the art of electronics. A gate dielectric
110
is disposed over the channel region
106
of the MOSFET
100
. The MOSFET
100
also includes a gate comprised of polysilicon
112
disposed over the gate dielectric
110
. Spacer structures
113
typically formed of an insulating material surround the gate dielectric
110
and the gate structure over the gate dielectric
110
, as known to one of ordinary skill in the art of electronics.
For making contact to the drain region
102
, the source region
104
, and the polysilicon
112
of the gate, a metal silicide is formed on the drain region
102
, the source region
104
, and the polysilicon
112
of the gate. A drain silicide
114
is formed on the drain region
102
, a source silicide
116
is formed on the source region
104
, and a gate silicide
118
is formed on the polysilicon
112
of the gate of the MOSFET
100
.
For efficiency in fabrication, the drain silicide
114
, the source silicide
116
, and the gate silicide
118
are typically fabricated simultaneously in the prior art. During the fabrication of the suicides, the drain region
102
, the source region
104
, and the polysilicon
112
are exposed, and metal is deposited on those regions. Then, a silicidation anneal is performed, and the drain silicide
114
, the source silicide
116
, and the gate silicide
118
form from a reaction of the deposited metal with silicon during the silicidation anneal.
A long-recognized important objective in the constant advancement of monolithic IC (Integrated Circuit) technology is the scaling-down of IC dimensions. Such scaling-down of IC dimensions reduces area capacitance and is critical to obtaining higher speed performance of integrated circuits. Moreover, reducing the area of an IC die leads to higher yield in IC fabrication. Such advantages are a driving force to constantly scale down IC dimensions.
Referring to
FIG. 1
, as the dimensions of the MOSFET
100
are scaled down, the depth of diffusion of the drain region
102
and the source region
104
into the semiconductor substrate
108
and the thickness of the polysilicon
112
of the gate are scaled down. Thus, the depth of the drain silicide
114
and the source silicide
116
and the thickness of the gate silicide
118
are also scaled down.
However, such scaling down of the thickness of the gate silicide
118
results in higher resistivity of the gate of the MOSFET
100
. Such higher resistivity in turn leads to slower device speed of the MOSFET
100
. Nevertheless, scaling down the dimensions of the MOSFET
100
is also advantageous.
Thus, a method is desired for fabricating a gate with low resistivity within such a MOSFET with scaled down dimensions.
SUMMARY OF THE INVENTION
Accordingly, the present invention is a method for fabricating a gate of a MOSFET (Metal Oxide Semiconductor Field Effect Transistor) with the gate having low resistivity. The MOSFET has a drain region, a source region, and a channel region fabricated within a semiconductor substrate, and the MOSFET initially has a gate comprised of silicide on polysilicon disposed on a gate dielectric over the channel region. Generally, the method of the present invention includes a step of depositing a first dielectric layer over the drain region, the source region, and the gate of the MOSFET. The present invention also includes steps of polishing down the first dielectric layer over the drain region and the source region, and of polishing down the first dielectric layer over the gate until the silicide on the polysilicon or the polysilicon of the gate is exposed. The present invention further includes the step of etching away the silicide on the polysilicon and a predetermined thickness of the polysilicon if the silicide on the polysilicon is exposed or etching away a predetermined thickness of the polysilicon if the polysilicon is exposed, such that an opening is formed on top of a remaining portion of the polysilicon. The opening has at least one sidewall of an insulating material and a bottom wall of the remaining portion of the polysilicon. In addition, the present invention includes the steps of depositing a metal within the opening and over the first dielectric layer and of polishing down the deposited metal such that the metal is polished away from the first dielectric layer with the metal being contained within the opening.
In this manner, the gate of the present invention has low resistivity since a relatively thick layer of metal is deposited on the remaining portion of the polysilicon. However, with the present invention, the remaining portion of the polysilicon has a sufficient thickness such that a threshold voltage of the MOSFET is not significantly affected by the metal disposed on top of the remaining portion of the polysilicon. The present invention may be used to particular advantage for fabricating a gate with low resistivity for a MOSFET with scaled down dimensions.
These and other features and advantages of the present invention will be better understood by considering the following detailed description of the invention which is presented with the attached drawings.
REFERENCES:
patent: 4514233 (1985-04-01), Kawabuchi
patent: 5656519 (1997-08-01), Mogami
patent: 5731239 (1998-03-01), Wong et al.
patent: 5843834 (1998-12-01), Naem
patent: 5953612 (1999-09-01), Lin et al.
patent: 6001697 (1999-12-01), Chang et al.
patent: 6001698 (1999-12-01), Kuroda
patent: 6022795 (2000-02-01), Chen et al.
patent: 6074921 (2000-06-01), Lin et al.
Kittl, et al “A Ti salicide process for 0.10 micron gate length CMOS technology,” IEEE 1996 Symp. on VLSI Tech. Dig. of Tech. Papers, p. 14 (1996).
Yukio Fukuda, Shigeto Kohda, and Yoshitaka Kitano, A New Aluminum Pattern Formation Using Substitution Reaction of Aluminum for Polysilicon and Its Application to MOS Device Fabrication, IEEE Transactions on Electron Devices, vol. Ed-31, No. 6, Jun. 1984, pp. 828-832.
Advanced Micro Devices , Inc.
Booth Richard
Choi Monica H.
LandOfFree
Method for fabrication of a low resistivity MOSFET gate with... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for fabrication of a low resistivity MOSFET gate with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for fabrication of a low resistivity MOSFET gate with... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2603059