Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor – Insulative housing or support
Reexamination Certificate
2007-10-09
2007-10-09
Chambliss, Alonzo (Department: 2814)
Semiconductor device manufacturing: process
Packaging or treatment of packaged semiconductor
Insulative housing or support
C438S127000, C438S612000, C029S856000, C257S786000
Reexamination Certificate
active
11168776
ABSTRACT:
Apparatus and methods for forming semiconductor assemblies. An interposer includes a perimeter wall surrounding at least a portion of an upper surface thereof to form a recess. An array of electrical connection pads is located within the recess. A semiconductor die can be flip chip attached to the interposer by at least partial insertion of the semiconductor die within the recess with discrete conductive elements between bond pads of the semiconductor die and electrical connection pads of the interposer. The electrical connection pads communicate with a number of other electrical contact pads accessible elsewhere on the interposer, preferably on a lower surface thereof. A low viscosity underfill encapsulant is disposed between the semiconductor die and the interposer and around the discrete conductive elements by permitting the same to flow into the space between the die and the perimeter wall. The encapsulant may form an underfill or substantially encapsulate the semiconductor die within the recess of the interposer.
REFERENCES:
patent: 5019673 (1991-05-01), Juskey et al.
patent: 5258648 (1993-11-01), Lin
patent: 5376584 (1994-12-01), Agarwala
patent: 5412247 (1995-05-01), Martin
patent: 5436203 (1995-07-01), Lin
patent: 5468999 (1995-11-01), Lin et al.
patent: 5474458 (1995-12-01), Vafi et al.
patent: 5696033 (1997-12-01), Kinsman
patent: 5714800 (1998-02-01), Thompson
patent: 5719440 (1998-02-01), Moden
patent: 5789803 (1998-08-01), Kinsman
patent: 5838061 (1998-11-01), Kim
patent: 5847936 (1998-12-01), Forehand et al.
patent: 5855821 (1999-01-01), Chau et al.
patent: 5898224 (1999-04-01), Akram
patent: 5942798 (1999-08-01), Chiu
patent: 5965933 (1999-10-01), Young et al.
patent: 5972734 (1999-10-01), Carichner et al.
patent: 6002171 (1999-12-01), Desai et al.
patent: 6018462 (2000-01-01), Sakuyama
patent: 6031284 (2000-02-01), Song
patent: 6048750 (2000-04-01), Hembree
patent: 6063828 (2000-05-01), Ma et al.
patent: 6081429 (2000-06-01), Barrett
patent: 6238948 (2001-05-01), Ramalingam
patent: 6238949 (2001-05-01), Nguyen et al.
patent: 6351391 (2002-02-01), Beliveau et al.
patent: 6362525 (2002-03-01), Rahim
patent: 6395124 (2002-05-01), Oxman et al.
patent: 6433412 (2002-08-01), Ando et al.
patent: 6512176 (2003-01-01), Yaguchi et al.
patent: 6534879 (2003-03-01), Terui
patent: 6573592 (2003-06-01), Bolken
patent: 6608379 (2003-08-01), Yeo et al.
patent: 6803646 (2004-10-01), Shibue
patent: 6939746 (2005-09-01), Bolken
patent: 2004/0026797 (2004-02-01), Chen et al.
patent: 02087637 (1990-03-01), None
patent: 08-046079 (1996-02-01), None
patent: 11-354664 (1999-12-01), None
Han et al., “Study on the Pressurized Underfill Encapsulation of Flip-Chips”, pp. 1-24, May 30, 2001, http://www.nanoflow.com/Paper/FlipProc/flippnn.htm.
Chambliss Alonzo
Micro)n Technology, Inc.
TraskBritt
LandOfFree
Method for assembling semiconductor die packages with... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for assembling semiconductor die packages with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for assembling semiconductor die packages with... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3897531