Electrical computers and digital data processing systems: input/ – Intrasystem connection – System configuring
Reexamination Certificate
2000-03-18
2004-10-26
Lefkowitz, Sumati (Department: 2189)
Electrical computers and digital data processing systems: input/
Intrasystem connection
System configuring
C710S008000, C713S100000
Reexamination Certificate
active
06810452
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to audio, video, and audio/video interconnected systems for home and office use and more specifically to handling resets and topology changes of buses used for interconnection of electronic components.
BACKGROUND OF THE INVENTION
With the development of consumer electronic audio/video (A/V) equipment, and the advance of digital A/V applications, such as consumer A/V device control and signal routing and home networking, various types of data in various formats can now be transferred among several audio/video control (AV/C) devices via one digital bus system. However, many current systems do not have sufficient bandwidth resources to transfer and display all the different types of data at the same time.
Typical computer systems solve the bandwidth problem by increasing the bandwidth of the system bus to handle all of these forms, types and amount of data. As a result, as users request more types of information such as in multimedia applications, the system bus has become more clogged with information other than information directly utilized and needed by the main processor.
Many computer systems incorporate at least two buses. A first bus, commonly referred to as a memory bus, is typically used for communications between a central processor and a main memory. A second bus, known as a peripheral bus, is used for communications between peripheral devices such as graphics systems, disk drives, or local area networks. To allow data transfers between these two buses, a bus bridge is utilized to “bridge” and thereby couple, the two buses together.
One example of a high-speed bus system for interconnecting A/V nodes, configured as a digital interface used to transport commands and data among interconnecting audio/video control (AV/C) devices, is the IEEE 1394 standard serial bus implemented by IEEE Std 1394-1995
, Standard For A High Performance Serial Bus
, Aug. 30, 1996 (hereinafter “IEEE 1394 standard”) and other related 1394 standards.
The IEEE 1394 standard is an international standard for implementing a high-speed serial bus architecture, which supports both asynchronous and isochronous format data transfers. The IEEE 1394 standard defines a bus as a non-cyclic interconnect, consisting of bus bridges and nodes. Within a non-cyclic interconnect, devices may not be connected together so as to create loops. Within the non-cyclic interconnect, each node contains an AV/C device, and bus bridges serve to connect buses of similar or different types.
The primary task of a bridge is to allow data to be transferred on each bus independently without demonstrating performance of the bus, except when traffic crosses the bus bridge to reach the desired destination on the other bus. To perform this function, the bridge is configured to understand and participate in the bus protocol of each of the buses.
Multi-bus systems are known to adequately handle large amounts of information. However, communication between buses and devices on different buses is difficult. Typically, a bus bridge may be used to interface I/O buses to the system's high-performance processor/memory bus. With such I/O bridges, the CPU may use a 4-byte read and write transaction to initiate DMA transfers. When activated, the DMA of a serial bus node generates split-response read and write transactions which are forwarded to an intermediate system backbone bus that also implements serial bus services.
Depending on the host system design, the host-adapter bridge may have additional features mandated by differences in bus protocols. For example, the host bus may not directly support isochronous data transfers. Also, the host-adapter bridge may enforce security by checking and translating bridge-bound transaction addresses and may often convert uncached I/O transactions into cache-coherent host-bus transaction sequences.
Each time a new device or node is connected or disconnected from an IEEE 1394 standard serial bus, the entire bus is reset and its topology is reconfigured. The IEEE 1394 standard device configuration occurs locally on the bus without the intervention of a host processor. In the reset process, three primary procedures are typically performed; bus initialization, tree identification, and self identification. Within the IEEE 1394 standard, a single node must first be established as the root node during the tree identification process in order for the reconfiguration to occur.
One particular challenge for bus designers concerns handling topology changes on the bus. Topology changes may necessitate new addresses for devices on the bus, recognition of new devices, recognition of the absence of devices, and recognition of differences in pathways to devices. Furthermore, devices may not be completely compatible with the bus, requiring special handling. Additionally, only a finite number of addresses may be available on a bus, so determining how and when to recycle addresses can prove critical to performance of the bus or devices connected to the bus. In particular, use of a timer dedicated to counting to a predetermined address reuse timeout to determine when it is safe to reuse an address on a bus may lead to additional complexity in design of the bus for the purpose of incorporating the new timer.
SUMMARY OF THE INVENTION
A method and system for quarantine during bus topology configuration are described. In one embodiment, the invention is a method. The method includes quarantining a set of devices coupled to a bus. The method further includes establishing a topology of the bus. The method may also include receiving a reset signal and quarantining in response to the reset signal. In an alternate embodiment, the invention is a system. The system includes a bus having a reset signal and a plurality of data signals. The system also includes a set of devices, with each device of the set of devices coupled to the bus. The system further includes a controller. The controller having a memory configured to store device identifiers corresponding to the devices of the set of devices. The memory further configured to store quarantine information relating to the devices of the set of devices.
REFERENCES:
patent: 4538259 (1985-08-01), Moore
patent: 4935894 (1990-06-01), Ternes et al.
patent: 5381138 (1995-01-01), Stair et al.
patent: 5394556 (1995-02-01), Oprescu
patent: 5402416 (1995-03-01), Cieslak et al.
patent: 5414839 (1995-05-01), Joshi
patent: 5485505 (1996-01-01), Norman et al.
patent: 5511165 (1996-04-01), Brady et al.
patent: 5579486 (1996-11-01), Oprescu et al.
patent: 5603084 (1997-02-01), Henry, Jr. et al.
patent: 5623483 (1997-04-01), Agrawal et al.
patent: 5630173 (1997-05-01), Oprescu
patent: 5669002 (1997-09-01), Buch
patent: 5684796 (1997-11-01), Abidi et al.
patent: 5684959 (1997-11-01), Bhat et al.
patent: 5689499 (1997-11-01), Hullett et al.
patent: 5717853 (1998-02-01), Deshpande et al.
patent: 5724517 (1998-03-01), Cook et al.
patent: 5734824 (1998-03-01), Choi
patent: 5751967 (1998-05-01), Raab et al.
patent: 5757772 (1998-05-01), Thornberg et al.
patent: 5764930 (1998-06-01), Staats
patent: 5774683 (1998-06-01), Gulick
patent: 5790530 (1998-08-01), Moh et al.
patent: 5790815 (1998-08-01), Swanstrom et al.
patent: 5812774 (1998-09-01), Kempf et al.
patent: 5825752 (1998-10-01), Fujimori et al.
patent: 5828899 (1998-10-01), Richard et al.
patent: 5832245 (1998-11-01), Gulick
patent: 5842124 (1998-11-01), Kenagy et al.
patent: 5848266 (1998-12-01), Scheurich
patent: 5854910 (1998-12-01), Gulick
patent: 5870387 (1999-02-01), Mulla
patent: 5872524 (1999-02-01), Iida
patent: 5872944 (1999-02-01), Goldrian et al.
patent: 5875301 (1999-02-01), Duckwall et al.
patent: 5883621 (1999-03-01), Iwamura
patent: 5892929 (1999-04-01), Welker
patent: 5901332 (1999-05-01), Gephardt et al.
patent: 5905732 (1999-05-01), Fimoff et al.
patent: 5910178 (1999-06-01), Moh et al.
patent: 5920267 (1999-07-01), Tattersall et al.
patent: 5923673 (1999-07-01), Henrikson
patent: 5930703 (1999-07-01), Cairns
patent: 5935208 (1999-08-01), Duckwall et al.
patent: 5941964
Fairman Bruce
James David V.
Scheel Richard
Blakely , Sokoloff, Taylor & Zafman LLP
Lefkowitz Sumati
Sony Corporation
LandOfFree
Method and system for quarantine during bus topology... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and system for quarantine during bus topology..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and system for quarantine during bus topology... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3328708