Electrical computers and digital processing systems: memory – Storage accessing and control – Hierarchical memories
Reexamination Certificate
2006-04-20
2008-07-01
Lane, Jack (Department: 2185)
Electrical computers and digital processing systems: memory
Storage accessing and control
Hierarchical memories
C711S141000
Reexamination Certificate
active
07395377
ABSTRACT:
A technique for determining when to destage write data from a fast, NVS of a computer system from an upper level to a lower level of storage in the computer system comprises adaptively varying a destage rate of the NVS according to a current storage occupancy of the NVS; maintaining a high threshold level for the NVS; maintaining a low threshold level that is set to be a predetermined fixed amount below the high threshold; setting the destage rate of the NVS to zero when the NVS occupancy is below the low threshold; setting the destage rate of the NVS to be maximum when the NVS occupancy is above the high threshold; linearly increasing the destage rate of the NVS from zero to maximum as the NVS occupancy goes from the low to the high threshold; and adaptively varying the high threshold in response to a dynamic computer storage workload.
REFERENCES:
patent: 6513097 (2003-01-01), Beardsley et al.
patent: 6629198 (2003-09-01), Howard et al.
patent: 6732124 (2004-05-01), Koseki et al.
patent: 6738865 (2004-05-01), Burton et al.
patent: 6785771 (2004-08-01), Ash et al.
patent: 2002/0156972 (2002-10-01), McKnight et al.
patent: 2007/0220200 (2007-09-01), Gill et al.
patent: 2007/0220201 (2007-09-01), Gill et al.
Thomasian, A., et al., “RAID5 Performance with Distributed Sparing,” IEEE Transactions on Parallel and Distributed Systems, vol. 8, No. 6, Jun. 1997, pp. 640-657.
Menon, J., et al., “The Architecture of a Fault-Tolerant Cached RAID Controller,” IEEE 1993, pp. 76-86.
Rahm, E., “Performance Evaluation of Extended Storage Architectures for Transaction Processing,” 1992 ACM SIGMOD-6/92/CA, pp. 308-317.
Varma, A., et al., “Destage Algorithms for Disk Arrays with Non-Volatile Caches,” IEEE Trans. Computers, vol. 47, No. 2, 1998, pp. 228-235.
Gill Binny S.
Modha Dharmendra S.
Gibb & Rahman, LLC
Lane Jack
LandOfFree
Method and system for adaptive back-off and advance for... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and system for adaptive back-off and advance for..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and system for adaptive back-off and advance for... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3964220