Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Total dielectric isolation
Reexamination Certificate
2001-11-21
2002-12-10
Chaudhuri, Olik (Department: 2813)
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Total dielectric isolation
C438S407000, C438S162000
Reexamination Certificate
active
06492244
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to a method and semiconductor structure for implementing buried dual rail power distribution and integrated decoupling capacitor for silicon on insulator (SOI) devices.
DESCRIPTION OF THE RELATED ART
Fabricating smaller, more densely packed devices having greater computing capability is a continuing objective in building semiconductor devices. Silicon-on-insulator (SOI) technology is an enhanced silicon technology currently being utilized to increase the performance of digital logic circuits. By utilizing SOI technology designers can increase the speed of digital logic integrated circuits or can reduce their overall power consumption. These advances in technology are leading to the development of more complex and faster computer integrated circuits that operate with less power.
Silicon on insulator technology incorporates a buried insulator just below the transistors. Performance of silicon on insulator transistors is increased due to reduced diffusion capacitance and due to the floating body effect resulting in lower threshold voltages as compared to bulk silicon devices. However power supply decoupling capacitance is also reduced due to this same reduced diffusion capacitance and also due to the removal of well to substrate junctions, which supply significant desirable decoupling on bulk silicon products.
SUMMARY OF THE INVENTION
A principal object of the present invention is to provide a method and semiconductor structure for implementing buried dual rail power distribution and integrated decoupling capacitance for silicon on insulator (SOI) devices. Other important objects of the present invention are to provide such method and semiconductor structure for implementing buried dual rail power distribution and integrated decoupling capacitance for silicon on insulator (SOI) devices substantially without negative effect and that overcome many of the disadvantages of prior art arrangements.
In brief, methods and semiconductor structures are provided for implementing buried dual rail power distribution and integrated decoupling capacitance for silicon on insulator (SOI) devices. A bulk silicon substrate layer is provided that defines one power distribution rail. A high energy deep oxygen implant is performed to create a deep buried oxide layer and a first intermediate silicon layer. The deep buried oxide layer is formed between the bulk silicon substrate layer and the first intermediate silicon layer. The first intermediate silicon layer defines another power distribution rail. A lower energy oxygen implant is performed to create a shallow buried oxide layer and a second intermediate silicon layer. The shallow buried oxide layer is formed between the first intermediate silicon layer and the second intermediate silicon layer. A connection to the bulk silicon substrate layer is formed without making electrical connection to the intermediate silicon layers. A connection to the first intermediate silicon layer is formed without making electrical connection to the second intermediate silicon layer.
In accordance with features of the invention, transistors are built in the second intermediate silicon layer including device isolation oxides. A deep trench is formed that extends through one device isolation oxide in the second intermediate silicon layer, the buried oxide layers and the first intermediate silicon layer into the bulk silicon substrate layer. The deep trench is filled with a conductor to create a connection to the bulk silicon substrate layer without making electrical connection to the intermediate silicon layers. A second trench is formed that extends through the shallow buried oxide layer and the second intermediate silicon layer into the first intermediate silicon layer. The second trench is filled with a second conductor to create a connection to the first intermediate silicon layer without making electrical connection to the second intermediate silicon layer.
REFERENCES:
patent: 5430318 (1995-07-01), Hsu
patent: 5689432 (1997-11-01), Blaauw et al.
patent: 5707899 (1998-01-01), Cerofolini et al.
patent: 5795810 (1998-08-01), Houston
patent: 5889306 (1999-03-01), Christensen et al.
patent: 5930642 (1999-07-01), Moore et al.
patent: 5945713 (1999-08-01), Voldman
patent: 6013936 (2000-01-01), Colt, Jr.
patent: 6034388 (2000-03-01), Brown et al.
patent: 6034397 (2000-03-01), Voldman
patent: 6121659 (2000-09-01), Christensen et al.
patent: 6287901 (2001-09-01), Christensen et al.
patent: 6383892 (2002-05-01), Colt, Jr.
patent: 6399990 (2002-06-01), Brennan et al.
patent: 6404686 (2002-06-01), Aipperspach et al.
patent: 6410962 (2002-06-01), Geissler et al.
patent: 6413830 (2002-07-01), Wahlstrom
patent: 04180250 (1992-06-01), None
Christensen Todd Alan
Sheets, II John Edward
Chaudhuri Olik
International Business Machines - Corporation
Pennington Joan
Schillinger Laura
Williams Robert R.
LandOfFree
Method and semiconductor structure for implementing buried... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and semiconductor structure for implementing buried..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and semiconductor structure for implementing buried... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2990438