Method and apparatus for testing to determine minimum...

Electricity: measuring and testing – Fault detecting in electric circuits and of electric components – Of individual circuit component or element

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C324S763010

Reexamination Certificate

active

07486096

ABSTRACT:
In one embodiment, a test system tests a device under test (DUT). The DUT includes an internal test controller that executes built-in self-test (BIST programs. Built-in self-test programs include array-based automatic built-in self-test programs, discrete and combinational logic built-in self-test programs, and functional architecture verification programs (AVPs). An external manufacturing system test controller manages the internal test controller within the DUT and determines minimum operating voltage levels for a power supply input voltage that supplies the DUT. A logic simulator provides a modeling capability to further enhance the development of minimum voltage power supply input operational values for the DUT.

REFERENCES:
patent: 6574760 (2003-06-01), Mydill
patent: 6834359 (2004-12-01), Boehm
patent: 7072728 (2006-07-01), Montano
patent: 7076710 (2006-07-01), Knips
patent: 2003/0204819 (2003-10-01), Matsumoto
patent: 2008/0082873 (2008-04-01), Russell et al.
Aharon—Test Program Generation for Functional Verification of PowerPC Processors in IBM, DAC (1995).
Benjamin—A Feasibility Study in Formal Coverage Driven Test Generation, DAC (1999).
Corno—Automatic Test Program Generation—a Case Study: the SPARC V8 (2004).
Doerre—The IBM ASIC/SoC methodology—A recipe for first-time success, IBM JRD (Nov. 2002).
Geist—Coverage-Directed Test Generation using Symbolic Techniques . . . , Proc FICOFMICAD (1996).
Haring—Blue Gene/L compute chip: Control, test and bring-up infrastructure, IBM JRD (Mar. 2005).
IBM—Cell Broadband Engine Architecture, Version 1.0, pp. 1-319 (Aug. 2005).
Kapur—New Approach Moves Logic BIST Into Mainstream, EE Times (Oct. 14, 2002).
Kong—A Graph Grammar Approach to Software Architecture Verification and Transformation, Proc. 27thInt. Conf. on Computer SW and Applications (2003).
Medina—Verification on Configurable Processor Cores, DAC (2000).
Walter—Functional Verification of the IBM zSeries eServer z900 System, IEEE ICCD (2002).
XIV—Survey of Test Approaches in Industrial Microprocessors, Univ. Mass (2001).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for testing to determine minimum... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for testing to determine minimum..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for testing to determine minimum... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4140646

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.