Semiconductor device manufacturing: process – Chemical etching – Vapor phase etching
Reexamination Certificate
2008-01-08
2008-01-08
Vinh, Lan (Department: 1765)
Semiconductor device manufacturing: process
Chemical etching
Vapor phase etching
C438S404000, C438S410000, C438S706000
Reexamination Certificate
active
07316979
ABSTRACT:
A method and apparatus for providing integrated active regions on silicon-on-insulator (SOI) devices by oxidizing a portion of the active layer. When the active layer of the SOI wafer is relatively thick, such as about 200 Å to 1000 Å or greater, the etching process partially removes the active layer. The remaining active layer is oxidized prior to a wet dip for removing the mask layer, preventing the wet dip process from undercutting the active region. When the active layer of the SOI wafer is relatively thin, such as about 25 Å to 400 Å, the partial etching step may be reduced or eliminated. In this case, the active layer is oxidized with little or no etching of the active layer. The exposed active layer is oxidized to prevent the wet dip process from undercutting the active region.
REFERENCES:
patent: 6486038 (2002-11-01), Maszara et al.
patent: 6642124 (2003-11-01), Yamauchi
patent: 6864152 (2005-03-01), Mirbedini et al.
patent: 6879001 (2005-04-01), Yagishita et al.
patent: 2002/0022308 (2002-02-01), Ahn et al.
patent: 2002/0090763 (2002-07-01), Tseng
patent: 2003/0203285 (2003-10-01), Chung et al.
Slater & Matsil L.L.P.
Taiwan Semiconductor Manufacturing Company , Ltd.
Vinh Lan
LandOfFree
Method and apparatus for providing an integrated active... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for providing an integrated active..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for providing an integrated active... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2757800