Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital data error correction
Reexamination Certificate
2006-05-08
2008-07-08
Chase, Shelly A (Department: 2112)
Error detection/correction and fault detection/recovery
Pulse or data error handling
Digital data error correction
Reexamination Certificate
active
07398458
ABSTRACT:
An improved method and apparatus for performing operations (such as Viterbi decode) in digital processors using a reduced number of cycles. In one aspect, the invention comprises efficient methods for performing multiple “butterfly” add-compare-select (ACS) operations using an improved dual butterfly (DVBF) extension instruction added to the instruction set of a user-configured processor. The DVBF extension allows performance of two butterfly operations in a single cycle. In another aspect, an improved path metric addressing scheme is disclosed. An integrated circuit (IC) device incorporating the aforementioned features, and method of designing such IC, are also disclosed.
REFERENCES:
patent: 5815515 (1998-09-01), Dabiri
patent: 6351839 (2002-02-01), Lee et al.
patent: 1 058 392 (1999-05-01), None
patent: 1 271 789 (2003-02-01), None
patent: 2 371 953 (2002-08-01), None
patent: 4369124 (1992-12-01), None
patent: 10075185 (1998-03-01), None
Verbauwhede et al., A low power DSP engine for wireless communications, 1996, IEEE, pp. 471-480.
ARC International PLC
Chase Shelly A
LandOfFree
Method and apparatus for implementing decode operations in a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for implementing decode operations in a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for implementing decode operations in a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3973369