Error detection/correction and fault detection/recovery – Pulse or data error handling – Memory testing
Patent
1997-08-20
2000-06-20
De Cady, Albert
Error detection/correction and fault detection/recovery
Pulse or data error handling
Memory testing
365200, G11C 2900
Patent
active
060790377
ABSTRACT:
A method for identifying intercell defects in a memory device activates a plurality of spaced-apart rows simultaneously. Each of the rows includes cells that are written to logic states corresponding to high voltages. Cells in rows adjacent to the activated rows are written to logic states corresponding to low voltages. After the rows are activated, a testing interval passes to allow charge from cells of the activated rows to leak to adjacent cells through any stringers or other defects. In a device according to the invention, a variable voltage level circuit is incorporated in a precharge and equalization circuit to allow both inverting and non-inverting digit lines of the memory array to be set at the same voltage levels. Because the inverting and non-inverting digit lines are held at the same voltage levels, the number of word lines that can be activated for testing is increased, thereby reducing the overall time for testing. In one embodiment of the method according to the invention, the memory array is written to a checkerboard pattern and every fourth word line is activated during testing. Because every fourth word line contains cells having a high voltage and the corresponding digit lines are also at high voltages, the load on the digit lines is small. Consequently, sense amplifiers coupled to the digit lines can maintain high voltages on the digit lines to replace any charge lost due to defects.
REFERENCES:
patent: 4670878 (1987-06-01), Childers
patent: 4800332 (1989-01-01), Hutchins
patent: 4916700 (1990-04-01), Ito et al.
patent: 5029330 (1991-07-01), Kajigaya
patent: 5051995 (1991-09-01), Tobita
patent: 5199034 (1993-03-01), Yeo et al.
patent: 5258954 (1993-11-01), Furuyama
patent: 5287312 (1994-02-01), Okamura et al.
patent: 5371710 (1994-12-01), Ogihara
patent: 5373509 (1994-12-01), Katsura
patent: 5381373 (1995-01-01), Ohsawa
patent: 5436911 (1995-07-01), Mori
Arimoto et al., A 60 ns 3.3 v 16 Mb DRAM 1989 IEEE Solid State Circuits Conference, Digest of Technical Papers, pp. 244-245, Feb. 1989.
PCComputing, Jun. 1995.
Beffa Ray
Waller William K.
Cady Albert De
Lin Samuel
Micro)n Technology, Inc.
LandOfFree
Method and apparatus for detecting intercell defects in a memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for detecting intercell defects in a memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for detecting intercell defects in a memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1864324