Excavating
Patent
1995-06-07
1998-12-29
Elmore, Reba I.
Excavating
371 3705, H03M 1300
Patent
active
058548009
ABSTRACT:
A high speed cyclical redundancy check system for use in digital systems. The high speed cyclical redundancy check system providing programmable error correction functions for different data protocols. The high speed cyclical redundancy check system providing programmable data paths for minimizing overhead and maximizing throughput. The system supporting multiple operations in a single cycle.
REFERENCES:
patent: 5241546 (1993-08-01), Peterson et al.
patent: 5553067 (1996-09-01), Walker et al.
patent: 5602828 (1997-02-01), Engdahl et al.
patent: 5602857 (1997-02-01), Zook et al.
"High Speed Parallel cyclic Redundancy Check Generator", IBM Technical Disclosure Bulletin, vol. 33, No. 5, pp. 51-56, (Oct. 1990).
"Parallel Checksum Calculation Accelerator", IBM Technical Disclosure Bulletin, vol. 36, No. 12, pp. 647-648, (Dec. 1993).
Barry W. Johnson, "Design and Analysis of Fault-Tolerant Digital Systems", Addison-Wesley Series in Electrical and Computer Engineering, pp. 102-113, (1957).
Ingalls Charles L.
Thomann Mark
Vo Huy Thanh
Brown Thomas E.
Elmore Reba I.
Micron Technlogy, Inc.
LandOfFree
Method and apparatus for a high speed cyclical redundancy check does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for a high speed cyclical redundancy check , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for a high speed cyclical redundancy check will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1428889