Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – On insulating substrate or layer
Reexamination Certificate
2001-05-18
2003-09-16
Fourson, George (Department: 2823)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
On insulating substrate or layer
C438S152000, C438S153000, C438S155000, C257S069000, C257S206000, C257S211000, C257S903000
Reexamination Certificate
active
06620659
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to design and fabrication of merged logic circuits and memory arrays on a single semiconductor integrated circuit (IC) chip and, more particularly, to “system on chip” circuits and fabrication methods thereof in which logic circuits use two semi-conductor levels, a thin film level and a bulk silicon (Si) level, and the memory array consists of static random access memory (SRAM).
2. Background Description
Increasing the density of logic circuits and memory arrays leads to faster circuit performance, smaller integrated circuits (ICs), and hence lower cost per IC. Presently, logic and memory functions are made on separate ICs and overall system speed is limited by communication bandwidth between logic and memory. The performance limit of about 500 MHz is due to communication bandwidth, and is a direct result of logic and memory functions communicating over relatively long distances (millimeters).
Also presently, the density of static random access memory (SRAM) arrays at integration levels of 16 megabit (Mb) and 64 Mb and higher is increased by locating four n-type metal oxide semiconductor (NMOS) transistors in the Si wafer level, and two p-type metal oxide semiconductor (PMOS) load transistors in a Thin Film (TF) polycrystalline Si (p-Si) layer above the Si wafer level. See, for example, A. K. Sharma, Semiconductor Memories, IEEE Press, New York (1997), and Y. Takao, H. Shimada, N. Suzuki, Y. Matsukawa, and N. Sasaki , IEEE Transactions on Electron Devices 39 (1992) p. 2147. The SRAM cell then requires a smaller Si wafer area. This is an example of three-dimensional (3D) integration to achieve higher density, and hence larger integrated SRAM arrays. In the 3D SRAM example, other benefits include increased noise immunity and low standby current, as particularly described by Sharma, supra.
On approach to reach beyond the performance limit of 500 MHz is integration of logic circuits and memory arrays on a single IC. These ICs are known as a “merged logic and memory”, or a “system on chip” configuration. The system on chip configuration can enhance performance. Presently, two distinct process technologies are used to fabricate the distinct logic and memory chips.
What is needed is a solution to both density scaling and enhanced performance and also a single process technology to fabricate the logic and memory circuits.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide a compact and economical method to design and manufacture “system on chip” ICs.
It is another object of the invention to provide a single process technology and 3D integration method for both logic and memory circuits.
According to the invention, there is provided merged logic and memory ICs in which the logic circuits are fabricated in two semi-conductor levels, a thin film (TF) level and a bulk Si level. The logic circuits are a three-dimensional form of differential cascode voltage switch (DCVS) logic, in which the PMOS transistors are made in a thin film Si level located above the NMOS transistors, the latter being made in a bulk Si wafer level. This type of logic is described, for example, by L. G. Heller, W. R. Griffin, J. W. Davis, and n. G. Thoma, Digest Tech. Papers, ISSCC 1984, pp. 16-17, and by Fang-shi Lai and Wei Hwang, IEEE Journal of Solid-State Circuits, 32 (1997) p. 563. The memory array of this invention consists of static random access memory (SRAM), in which SRAM cell consists of two PMOS load transistors made in the aforementioned thin film Si level located above four NMOS driver transistors, which are located in the aforementioned bulk Si wafer level.
REFERENCES:
patent: 4918510 (1990-04-01), Pfiester
patent: 5006913 (1991-04-01), Sugahara et al.
patent: 5198379 (1993-03-01), Adan
patent: 5198683 (1993-03-01), Sivan
patent: 5266511 (1993-11-01), Takao
patent: 5321280 (1994-06-01), Sakai
patent: 5326989 (1994-07-01), Muragishi
patent: 5348899 (1994-09-01), Dennison et al.
patent: 5451534 (1995-09-01), Yang
patent: 5654915 (1997-08-01), Stolmeijer et al.
patent: 5744384 (1998-04-01), Adler et al.
patent: 5770482 (1998-06-01), Kadosh et al.
patent: 5784311 (1998-07-01), Assaderaghi et al.
patent: 5818069 (1998-10-01), Kadosh et al.
patent: 5825070 (1998-10-01), Bryant et al.
patent: 5863818 (1999-01-01), Kadosh et al.
patent: 5880991 (1999-03-01), Hsu et al.
patent: 5888872 (1999-03-01), Gardner et al.
patent: 5943561 (1999-08-01), Cho
patent: 5949092 (1999-09-01), Kadosh et al.
patent: 6078087 (2000-06-01), Huang et al.
patent: 6127702 (2000-10-01), Yamazaki et al.
patent: 6163054 (2000-12-01), Kim
patent: 6271542 (2001-08-01), Emma et al.
patent: 6295230 (2001-09-01), Madurawe et al.
patent: 6424011 (2002-07-01), Assaderaghi et al.
patent: 47-16084 (1972-08-01), None
patent: 62-190753 (1987-08-01), None
patent: 4-15266 (1992-05-01), None
patent: 5-275652 (1993-10-01), None
patent: 5-335482 (1993-12-01), None
patent: 6-013576 (1994-01-01), None
patent: 8-167655 (1996-06-01), None
patent: 2-241957 (1996-09-01), None
patent: 9-045922 (1997-02-01), None
Wolf, S; “Silicon Processing for the VLSI Era vol. 2: Process Integration”; pp. 572-580; ©1990 Lattice Press; Sunset Beach, CA.*
Wolf and Tauber; “Silicon Processing for the VLSI Era vol. 1: Process Technology”; pp 281 and 308; © 1986 Lattice Press; Sunset Beach, CA.*
Lai et al., “Design and Implementation of Differential Cascode Voltage Switch with Pass-Gate (DCVSPG) Logic for High-Performance Digital Systems”, IEEE Journal of Solid-State Circuts, vol. 32, No. 4, Apr. 1997.
Lai et al., “Differential Cascode Voltage Switch with the Pass-Gate (DCVSPG) Logic Tree for High Performance CMOS Digital Systems”, VLSITSA, 1993, pp. 358-362.
Japanese Office Action dated Dec. 24, 2002.
IEEE Journal of Solid-State Circuits, vol. 32, No. 4., Apr. 1997 pp. 563-573.
Emmma Philip George
Gates Stephen McConnell
Hwang Wei
Fourson George
International Business Machines - Corporation
Percello Louis J.
Toledo Fernando
Whitham Curtis & Christofferson, P.C.
LandOfFree
Merged logic and memory combining thin film and bulk Si... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Merged logic and memory combining thin film and bulk Si..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Merged logic and memory combining thin film and bulk Si... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3012087