Static information storage and retrieval – Read/write circuit – Data refresh
Reexamination Certificate
2008-03-25
2008-03-25
Lam, David (Department: 2827)
Static information storage and retrieval
Read/write circuit
Data refresh
C365S230030, C365S236000, C365S233100
Reexamination Certificate
active
07349279
ABSTRACT:
A dynamic random access memory device includes banks of dynamic memory cells. The device performs a refresh operation in response to receiving a self refresh command, by refreshing rows of the memory cells located in each of the banks. Further, a refresh frequency for the refresh operation is selected such that the refresh frequency is minimized to conserve power consumed by the memory device while being sufficient to refresh the rows of the memory cells.
REFERENCES:
patent: 4716551 (1987-12-01), Inagaki
patent: 4807197 (1989-02-01), Watanabe
patent: 4870622 (1989-09-01), Aria et al.
patent: 4912678 (1990-03-01), Mashiko
patent: 5243576 (1993-09-01), Ishikawa
patent: 5272676 (1993-12-01), Kubono et al.
patent: 5321661 (1994-06-01), Iwakiri et al.
patent: 5335202 (1994-08-01), Manning et al.
patent: 5349562 (1994-09-01), Tanizaki
patent: 5367493 (1994-11-01), Yamagata
patent: 5375093 (1994-12-01), Hirano
patent: 5392251 (1995-02-01), Manning
patent: 5410510 (1995-04-01), Smith et al.
patent: 5442588 (1995-08-01), Runas
patent: 5446696 (1995-08-01), Ware et al.
patent: 5450364 (1995-09-01), Stephens et al.
patent: 5495452 (1996-02-01), Cha
patent: 5508965 (1996-04-01), Nomura et al.
patent: 5511033 (1996-04-01), Jung
patent: 5532968 (1996-07-01), Lee
patent: 5539703 (1996-07-01), Manning
patent: 5566117 (1996-10-01), Okamura et al.
patent: 5627791 (1997-05-01), Wright et al.
patent: 5636171 (1997-06-01), Yoo et al.
patent: 5654930 (1997-08-01), Yoo et al.
patent: 5659515 (1997-08-01), Matsuo et al.
patent: 5666322 (1997-09-01), Conkle
patent: 5680359 (1997-10-01), Jeong
patent: 5684751 (1997-11-01), Manning
patent: 5717644 (1998-02-01), Hadderman et al.
patent: 5726943 (1998-03-01), Yamagata et al.
patent: 5774409 (1998-06-01), Yamazaki et al.
patent: 5777939 (1998-07-01), Won
patent: 5796669 (1998-08-01), Araki et al.
patent: 5798976 (1998-08-01), Arimoto
patent: 5867438 (1999-02-01), Nomura et al.
patent: 6075744 (2000-06-01), Tsern et al.
patent: 6097658 (2000-08-01), Satoh et al.
patent: 6141280 (2000-10-01), Cho
patent: 7142475 (2006-11-01), Tsern et al.
patent: 08077769 (1996-03-01), None
Choi et al., “Battery Operated 16M DRAM with Post Package Programmable and Variable Self Refresh”,IEEE, Symposium on VLSI Circuits Digest of Technical Papers, pp. 83-84 (1994).
Kagenishi, “Low Power Self Refresh Mode DRAM with Temperature Detecting Circuit”,IEEE, Symposium on VLSI Circuits Digest of Technical Papers, pp. 43-44 (1993).
Yamauchi et al., “A Circuit Technology for a Self-Refresh 16Mb DRAM with Less than 0.5 μA/MB Data-Retention Current”,IEEE J. of Solid-State Circuits, 30(11):1174-1182 (1995).
Yoo et al., “A 256M DRAM With Simplified Register Control for Low Power Self Refresh and Rapid Burn-In”,IEEE, Symposium on VLSI Circuits Digest of Technical Papers, pp. 85-86 (1994).
Yoo et al., “Variable Vcc Design Techniques for Battery Operated DRAMs”,IEEE, Symposium on VLSI Circuits Digest of Technical Papers, pp. 110-111 (1992).
EIA/JEDEC Minutes of Meeting No. 59, JC-42.3 Committee on RAM Memories, Philadelphia, PA (Sep. 18, 1991).
Barth Richard M.
Davis Paul G.
Hampel Craig E.
Tsern Ely K.
Lam David
Morgan & Lewis & Bockius, LLP
Rambus Inc.
LandOfFree
Memory Device Having a Configurable Oscillator for Refresh... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory Device Having a Configurable Oscillator for Refresh..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory Device Having a Configurable Oscillator for Refresh... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2784739