Static information storage and retrieval – Read/write circuit – Sipo/piso
Reexamination Certificate
2006-12-19
2006-12-19
Nguyen, Viet Q. (Department: 2827)
Static information storage and retrieval
Read/write circuit
Sipo/piso
C365S220000, C365S221000, C365S189030, C365S189080
Reexamination Certificate
active
07151707
ABSTRACT:
A memory device is operable in either a high mode or a low speed mode. In either mode, 32 bits of data from each of two memory arrays are prefetched into respective sets of 32 flip-flops. In the high-speed mode, the prefetched data bits are transferred in parallel to 4 parallel-to-serial converters, which transform the parallel data bits to a burst of 8 serial data bits and apply the burst to a respective one of 4 data bus terminals. In the low speed mode, two sets of prefetched data bits are transferred in parallel to 8 parallel-to-serial converters, which transform the parallel data bits to a burst of 8 serial data bits and apply the burst to a respective one of 8 data bus terminals.
REFERENCES:
patent: 4638381 (1987-01-01), Vaughn
patent: 4789960 (1988-12-01), Willis
patent: 4821226 (1989-04-01), Christopher et al.
patent: 5204786 (1993-04-01), Ishii et al.
patent: 5309393 (1994-05-01), Sakata et al.
patent: 5544091 (1996-08-01), Watanabe
patent: 5828664 (1998-10-01), Weir
patent: 5923899 (1999-07-01), Martin et al.
patent: 5995442 (1999-11-01), Toda et al.
patent: 5999458 (1999-12-01), Nishimura et al.
patent: 6032274 (2000-02-01), Manning
patent: 6084823 (2000-07-01), Suzuki et al.
patent: 6125078 (2000-09-01), Ooishi et al.
patent: 6172938 (2001-01-01), Suzuki et al.
patent: 6185149 (2001-02-01), Fujioka et al.
patent: 6246614 (2001-06-01), Ooishi
patent: 6252804 (2001-06-01), Tomita
patent: 6266710 (2001-07-01), Dittmer et al.
patent: 6317377 (2001-11-01), Kobayashi
patent: 6327205 (2001-12-01), Haq
patent: 6339819 (2002-01-01), Huppenthal et al.
patent: 6400617 (2002-06-01), Aikawa et al.
patent: 6498741 (2002-12-01), Matsudera et al.
patent: 6515914 (2003-02-01), Keeth et al.
patent: 6606272 (2003-08-01), Oh et al.
patent: 6665223 (2003-12-01), Keeth et al.
patent: 6683814 (2004-01-01), Keeth et al.
patent: 6690609 (2004-02-01), Keeth et al.
patent: 6693836 (2004-02-01), Keeth et al.
patent: 6882579 (2005-04-01), Keeth et al.
patent: 6934900 (2005-08-01), Cheng et al.
patent: 6956518 (2005-10-01), Piasecki et al.
patent: 7031215 (2006-04-01), Keeth et al.
patent: 7038966 (2006-05-01), Keeth et al.
patent: 2001/0019503 (2001-09-01), Ooishi
patent: 2002/0078311 (2002-06-01), Matsuzaki et al.
patent: 2002/0078468 (2002-06-01), Yazawa
patent: 2002/0133731 (2002-09-01), Johnson et al.
patent: 2002/0178274 (2002-11-01), Kovacevic
patent: 2003/0135699 (2003-07-01), Matsuzaki et al.
patent: 2004/0085996 (2004-05-01), Sleeman
patent: 2004/0246783 (2004-12-01), Lee et al.
patent: 2004/0260964 (2004-12-01), Kuzmenka et al.
patent: 2005/0122814 (2005-06-01), Keeth et al.
Johnson Brian
Keeth Brent
Manning Troy A.
Dorsey & Whitney LLP
Nguyen Viet Q.
LandOfFree
Memory device and method having data path with multiple... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory device and method having data path with multiple..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device and method having data path with multiple... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3675901