Memory cells, electronic systems, methods of forming memory...

Static information storage and retrieval – Floating gate – Multiple values

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S185280, C977S943000

Reexamination Certificate

active

07898850

ABSTRACT:
Some embodiments include memory cells having vertically-stacked charge-trapping zones spaced from one another by dielectric material. The dielectric material may comprise high-k material. One or more of the charge-trapping zones may comprise metallic material. Such metallic material may be present as a plurality of discrete isolated islands, such as nanodots. Some embodiments include methods of forming memory cells in which two charge-trapping zones are formed over tunnel dielectric, with the zones being vertically displaced relative to one another, and with the zone closest to the tunnel dielectric having deeper traps than the other zone. Some embodiments include electronic systems comprising memory cells. Some embodiments include methods of programming memory cells having vertically-stacked charge-trapping zones.

REFERENCES:
patent: 4870470 (1989-09-01), Bass, Jr. et al.
patent: 5937295 (1999-08-01), Chen et al.
patent: 6784480 (2004-08-01), Bhattacharyya
patent: 6888200 (2005-05-01), Bhattacharyya
patent: 7005697 (2006-02-01), Batra et al.
patent: 7012297 (2006-03-01), Bhattacharyya
patent: 7158410 (2007-01-01), Bhattacharyya et al.
patent: 7166888 (2007-01-01), Bhattacharyya
patent: 7209389 (2007-04-01), Lung
patent: 7250653 (2007-07-01), Kim et al.
patent: 7393745 (2008-07-01), Jeng
patent: 7759715 (2010-07-01), Bhattacharyya
patent: 2006/0110870 (2006-05-01), Bhattacharyya
patent: 2006/0131633 (2006-06-01), Bhattacharyya
patent: 2006/0192240 (2006-08-01), Bhattacharyya
patent: 2006/0192243 (2006-08-01), Bhattacharyya
patent: 2006/0202251 (2006-09-01), Bhattacharyya
patent: 2006/0205132 (2006-09-01), Bhattacharyya
patent: 2006/0258090 (2006-11-01), Bhattacharyya et al.
patent: 2007/0034922 (2007-02-01), Bhattacharyya
patent: 2007/0034930 (2007-02-01), Bhattacharyya
patent: 2007/0045706 (2007-03-01), Bhattacharyya
patent: 2007/0045711 (2007-03-01), Bhattacharyya
patent: 2007/0045718 (2007-03-01), Bhattacharyya
patent: 2007/0045719 (2007-03-01), Wang et al.
patent: 2007/0048926 (2007-03-01), Ahn et al.
patent: 2007/0052011 (2007-03-01), Bhattacharyya
patent: 2007/0132010 (2007-06-01), Bhattacharyya
patent: 2008/0057690 (2008-03-01), Forbes et al.
patent: 2008/0121962 (2008-05-01), Forbes et al.
patent: 2008/0268605 (2008-10-01), Ahn et al.
patent: 1480274 (2004-11-01), None
patent: 2004-349705 (2004-12-01), None
patent: 10-2007-0014593 (2007-02-01), None
patent: PCT/US2008/077383 (2009-04-01), None
patent: PCT/US2008/077383 (2010-04-01), None
Ch. Sargentis, et al. “Deposition and Electrical Characterisation of a MOS Memory Structure Containing AU Nanoparticles in a High-K Dielectric Layer” Supplied by The British Library “The world's knowledge” © 2005 IEEE.
Jong Jin Lee, et al. “Dielectric Engineering in Nanocrystal Memory Devices for Improved Programming Dynamics” IEEE, Physics Symposium, San Jose 2005.
Xuguang Wang, et al. “A Novel MONOS-Type Nonvolatile Memory Using High-K Dielectrics for Improved Data Retention and Programming Speed” IEEE Transactions on Electron Devices, vol. 51, No. 4 Apr. 2004 pp. 597-602.
Jan Van Houdt “High -K Materials for Nonvolatile Memory Applications” IEEE, Physics Symposium, San Jose 2005 pp. 234-239.
Josef Willer, et al. “110 nm NROM Technology for Code and Data Flash Products” Jul. 2004 Symposium on VLSI Technology Digest of Technical Papers pp. 76-77.
Sandip Tiwari, et al. “Volatile and Non-Volatile Memories in Silicon with Nano-Crystal Storage” IEEE © 1995 IEDM 95-521 through IEDM 95-524.
S. Okhonin, et al. “A SOI Capacitor-less 1T-DRAM Concept” 2001 IEEE International SOI Conference Jan. 2001, pp. 153-154.
Takashi Ohsawa, et al. “Memory Design Using One-Transistor Gain Cell on SOI” ISSCC Feb. 5, 2002/Session 9/DRAM and Ferroelectric Memories/9.1.
Shieun Kim, et al. “Robust Multi-bit Programmable Flash Memory Using A Resonant Tunnel Barrier” IEEE © Aug. 2005.
S. Lombardo, et al. “Distribution of the Threshold Voltage Window in Nanocrystal Memories with Si Dots Formed by Chemical Vapor Deposition: Effect of Partial Self-Ordering” reprinted Jun. 6, 2007.
T.C. Chang, et al. “Quasisuperlattice storage: A concept of multilevel charge storage” American Institute of Physics, Applied Physics Letters, vol. 85, No. 2, Jul. 12, 2004 pp. 248-250.
Jiun-Yi Tseng, et al. “Memory characteristics of Pt nanocrystals self-assembled from reduction of an embedded PtOxultrathin film in metal-oxide-semiconductor structures” American Institute of Physics, Applied Physics Letters, vol. 85, No. 13, Sep. 27, 2004, pp. 2595-2597.
Seung-Hyun Lim, et al. “Nonvolatile MOSFET memory based on high density WN nanocrystal layer fabricated by novel PNL (Pulsed Nucleation Layer) method” 2005 Symposium on VLSI Technology Digest of Technical Papers, pp. 190-191.
S.K. Samanta, et al. “Enhancement of Memory Window in Short Channel Non-Volatile Memory Devices Using Double Layer Tungsten Nanocrystals” IEEE © 2005, 4 pages.
K.W. Guarini, et al. “Low voltage, scalable nanocrystal Flash memory fabricated by templated self assembly” IEEE, © 2003, IEDM 03-541 through IEDM 03-544.
Shan Tang, et al. “Nanocrystal Flash Memory Fabricated with Protein-mediated Assembly” Microelectronics Research Center, The University of Texas at Austin. Downloaded Jun. 4, 2007, 4 pages.
Konstantin K. Likharev “Riding the Crest of a New Wave in Memory” NOVORAM: A New Concept for Fast, Bit-Addressable Nonvolatile Memory Based on Crested Barriers Circuits & Devices, Jul. 2000, pp. 16-21.
B. Govoreanu, et al. “A Figure of Merit for Flash Memory Multi-Layer Tunnel Dielectrics” pp. 270-273 reprinted Jun. 6, 2007.
B. Govoreanu, et al. “VARIOT: A Novel Multilayer Tunnel Barrier Concept for Low-Voltage Nonvolatile Memory Devices” IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003 pp. 99-101.
Jing Hao Chen, “Nonvolatile Flash Memory Device Using Ge Nanocrystals Embedded in HfA1O High-K Tunneling and Control Oxides: Device Fabrication and Electrical Performance” IEEE Transactions on Electron Devices, vol. 51, No. 11, Nov. 2004, pp. 1840-1848.
Rohit Gupta, et al. “Formation of SiGe nanocrystals in HfO2using in situ chemical vapor deposition for memory applications” Applied Physics Letters, vol. 84, No. 21, May 24, 2004, pp. 4331-4333.
C. Monzio, et al. “Study of data retention for nanocrystal Flash memories” Physics Symposium, Dallas, Texas, 2003, pp. 506-512.
Chungho Lee, et al. “Operational and Reliability Comparison of Discrete-Storage Nonvolatile Memories: Advantages of Single- and Double-Layer Metal Nanocrystals” IEDM 03-557 through IEDM 03-560 May 2003.
M Takata, et al. “New Non-Volatile Memory with Extremely High Density Metal Nano-Dots” IEEE © May 2003, IEDM 03-553 through IEDM 03-556.
Mitsu Koyanagi, et al. “Metal Nano-Dot Memory for High-Density Non-Volatile Memory Application” IEEE © 2004, pp. 885-889.
Chungho Lee, et al. “Metal nanocrystal
itride heterogeneous-stack floating gate memory” IEEE © 2005 pp. 97-98.
Min She, et al. “Improved SONOS-type Flash Memory using HfO2as Trapping Layer” Department of Electrical Engineering and Computer Sciences, UC Berkley http://www.eecs.berkeley.edu/˜takeuchi/paper/HfO2—memory.pdf.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory cells, electronic systems, methods of forming memory... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory cells, electronic systems, methods of forming memory..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory cells, electronic systems, methods of forming memory... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2708583

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.